# **SIEMENS** # Microcomputer Components 16-Bit CMOS Single-Chip Microcontroller with 128 KByte Flash EPROM C167CR-16F www.DataSheet.in # **SIEMENS** # Microcomputer Components 16-Bit CMOS Single-Chip Microcontroller with 128 KByte Flash EPROM C167CR-16F www.DataSheet.in Data Sheet 03.97 Advance Information | C167CR-16F<br>Revision His | | Original Version 03.97 (Advance Information) | | |----------------------------|----------|----------------------------------------------|--| | Previous Releases: | | - | | | Page | Subjects | | | | | | | | Controller Area Network (CAN): License of Robert Bosch GmbH #### Edition 03.97 Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation Balanstraße 73, D-81541 München. © Siemens AG 1997. All Rights Reserved. As far as patents or other rights of third parties are concerned, liability is only assumed for components per se, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. For questions on technology, delivery and prices please contact the Offices of Siemens Aktiengesellschaft in Germany or the Siemens Companies and Representatives worldwide. Due to technical requirements components may contain dangerous substances. For information on the type in question please contact your nearest Siemens Office, Components Group. Siemens AG is an approved CECC manufacturer. # **SIEMENS** # C166-Family of High-Performance CMOS 16-Bit Microcontrollers C167CR-16F # Advance Information C167CR-16F 16-Bit Microcontroller - High Performance 16-bit CPU with 4-Stage Pipeline - 100 ns Instruction Cycle Time at 20 MHz CPU Clock - 500 ns Multiplication (16 × 16 bit), 1 μs Division (32 / 16 bit) - Enhanced Boolean Bit Manipulation Facilities - Additional Instructions to Support HLL and Operating Systems - Register-Based Design with Multiple Variable Register Banks - Single-Cycle Context Switching Support - Clock Generation via on-chip PLL or via direct clock input - Up to 16 MByte Linear Address Space for Code and Data - 2 KByte On-Chip Internal RAM (IRAM) - 2 KByte On-Chip Extension RAM (XRAM) - 128 KByte On-Chip Flash EPROM with Bank Erase Feature and Read Protection - Dedicated Flash Control Register with Operation Lock Mechanism - 12 V External Flash Programming Voltage - Flash Program Verify and Erase Verify Modes with 1000 Program/Erase Cycles - Programmable External Bus Characteristics for Different Address Ranges - 8-Bit or 16-Bit External Data Bus - Multiplexed or Demultiplexed Address/Data Buses with 5 Programmable Chip-Select Signals - Hold- and Hold-Acknowledge Bus Arbitration Support - 1024 Bytes On-Chip Special Function Register Area - Idle and Power Down Modes - 8-Channel Interrupt-Driven Single-Cycle Data Transfer via Peripheral Event Controller (PEC) - 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 50 ns - 16-Channel 10-bit A/D Converter with 9.7µs Conversion Time - Two 16-Channel Capture/Compare Units and one 4-Channel PWM Unit - Two Multi-Functional General Purpose Timer Units with 5 Timers - Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous) - On-Chip CAN Interface with 15 Message Objects (Full-CAN/Basic-CAN) - Programmable Watchdog Timer - Up to 111 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis - Supported by a Wealth of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards - On-Chip Bootstrap Loader - 144-Pin MQFP Package (EIAJ) This document describes the **SAB-C167CR-16FM** and the **SAF-C167CR-16FM**. For simplicity all versions are referred to by the term **C167CR-16F** throughout this document. #### Introduction The C167CR-16F is a new derivative of the Siemens C16x Family of full featured single-chip CMOS microcontrollers. It combines high CPU performance (up to 10 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. It also provides on-chip high-speed RAM, on-chip Flash memory and clock generation via PLL. Figure 1 Logic Symbol ### **Ordering Information** The ordering code for Siemens microcontrollers provides an exact reference to the required product. This ordering code identifies: - the derivative itself, ie. its function set - the specified temperature range - the package - the type of delivery. For the available ordering codes for the C167CR-16F please refer to the "Product Information Microcontrollers", which summarizes all available microcontroller variants. **Note:** The ordering codes for the Mask-ROM versions are defined for each product after verification of the respective ROM code. ### **SIEMENS** ### **Pin Configuration** (top view) Figure 2 ### **Pin Definitions and Functions** | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | | | |----------------|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | P6.0 –<br>P6.7 | 1 - 8 | I/O | Port 6 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 6 outputs can be configured as push/pull or open drain drivers. The following Port 6 pins also serve for alternate functions: | | | | | | | | 1 | 0 | P6.0 CS0 Chip Select 0 Output | | | | | | | | 5<br>6<br>7<br>8 | <br>O I<br>O O | P6.4 CS4 Chip Select 4 Output P6.5 HOLD External Master Hold Request Input P6.6 HLDA Hold Acknowledge Output P6.7 BREQ Bus Request Output | | | | | | | P8.0 –<br>P8.7 | 9 - 16 | I/O | Port 8 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 8 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 8 is selectable (TTL or special). The following Port 8 pins also serve for alternate functions: | | | | | | | | 9 | I/O | P8.0 CC16IO CAPCOM2: CC16 CapIn/Comp.Out | | | | | | | | 16 | I/O | P8.7 CC23IO CAPCOM2: CC23 CapIn/Comp.Out | | | | | | | P7.0 –<br>P7.7 | 19 -<br>26 | I/O | Port 7 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 7 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 7 is selectable (TTL or special). The following Port 7 pins also serve for alternate functions: | | | | | | | | 19 | 0 | P7.0 POUT0 PWM Channel 0 Output | | | | | | | | <br>22<br>23 | <br>O<br>I/O | P7.3 POUT3 PWM Channel 3 Output P7.4 CC28IO CAPCOM2: CC28 CapIn/Comp.Out | | | | | | | | <br>26 | <br>I/O | P7.7 CC31IO CAPCOM2: CC31 CapIn/Comp.Out | | | | | | # **SIEMENS** | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | | |--------|---------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | P5.0 – | 27 – 36 | 1 | Port 5 is a 16-bit input-only port with Schmitt-Trigger | | | | | | P5.15 | 39 – 44 | 1 | characteristics. The pins of Port 5 also serve as the (up to 16) | | | | | | | | | analog input channels for the A/D converter, where P5.x | | | | | | | | | equals ANx (Analog input channel x), or they serve as timer | | | | | | | | | inputs: | | | | | | | 39 | 1 | P5.10 T6EUD GPT2 Timer T6 Ext.Up/Down Ctrl.Input | | | | | | | 40 | 1 | P5.11 T5EUD GPT2 Timer T5 Ext.Up/Down Ctrl.Input | | | | | | | 41 | 1 | P5.12 T6IN GPT2 Timer T6 Count Input | | | | | | | 42 | 1 | P5.13 T5IN GPT2 Timer T5 Count Input | | | | | | | 43 | 1 | P5.14 T4EUD GPT1 Timer T4 Ext.Up/Down Ctrl.Input | | | | | | | 44 | 1 | P5.15 T2EUD GPT1 Timer T2 Ext.Up/Down Ctrl.Input | | | | | | P2.0 – | 47 – 54 | I/O | Port 2 is a 16-bit bidirectional I/O port. It is bit-wise | | | | | | P2.15 | 57 - 64 | | programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 2 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 2 is selectable (TTL or special). | | | | | | | | | The following Port 2 pins also serve for alternate functions: | | | | | | | 47 | I/O | P2.0 CC0IO CAPCOM: CC0 CapIn/Comp.Out | | | | | | | | | | | | | | | | 54 | 1/0 | P2.7 CC7IO CAPCOM: CC7 CapIn/Comp.Out | | | | | | | 57 | I/O | P2.8 CC8IO CAPCOM: CC8 CapIn/Comp.Out, | | | | | | | | 1 | EX0IN Fast External Interrupt 0 Input | | | | | | | | | | | | | | | | 64 | 1/0 | P2.15 CC15IO CAPCOM: CC15 CapIn/Comp.Out, | | | | | | | | | EX7IN Fast External Interrupt 7 Input T7IN CAPCOM2 Timer T7 Count Input | | | | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | | | | |-----------------|---------------|-------------------------|---------------------------------------------------------------------|---------------|-----------------------------------------------|--|--|--|--| | P3.0 – | 65 – 70, | I/O | Port 3 is a 15-bit (P3.14 is missing) bidirectional I/O port. It is | | | | | | | | P3.13, | 73 – 80, | I/O | bit-wise programmable for input or output via direction bits. | | | | | | | | P3.15 | 81 | I/O | For a pin of | configured a | as input, the output driver is put into high- | | | | | | | | | impedance | e state. Po | rt 3 outputs can be configured as push/ | | | | | | | | | pull or op | en drain d | Irivers. The input threshold of Port 3 is | | | | | | | | | selectable | (TTL or sp | ecial). | | | | | | | | | The follow | ing Port 3 p | oins also serve for alternate functions: | | | | | | | 65 | 1 | P3.0 | TOIN | CAPCOM Timer T0 Count Input | | | | | | | 66 | 0 | P3.1 | T6OUT | GPT2 Timer T6 Toggle Latch Output | | | | | | | 67 | I | P3.2 | CAPIN | GPT2 Register CAPREL Capture Input | | | | | | | 68 | 0 | P3.3 | T3OUT | GPT1 Timer T3 Toggle Latch Output | | | | | | | 69 | 1 | P3.4 | T3EUD | GPT1 Timer T3 Ext.Up/Down Ctrl.Input | | | | | | | 70 | I | P3.5 | T4IN | GPT1 Timer T4 Input for | | | | | | | | | | | Count/Gate/Reload/Capture | | | | | | | 73 | 1 | P3.6 | T3IN | GPT1 Timer T3 Count/Gate Input | | | | | | | 74 | 1 | P3.7 | T2IN | GPT1 Timer T2 Input for | | | | | | | | | | | Count/Gate/Reload/Capture | | | | | | | 75 | I/O | P3.8 | MRST | SSC Master-Rec./Slave-Transmit I/O | | | | | | | 76 | I/O | P3.9 | MTSR | SSC Master-Transmit/Slave-Rec. O/I | | | | | | | 77 | 0 | P3.10 | T×D0 | ASC0 Clock/Data Output (Asyn./Syn.) | | | | | | | 78 | I/O | P3.11 | $R \times D0$ | ASC0 Data Input (Asyn.) or I/O (Syn.) | | | | | | | 79 | 0 | P3.12 | BHE | Ext. Memory High Byte Enable Signal, | | | | | | | | 0 | | WRH | Ext. Memory High Byte Write Strobe | | | | | | | 80 | I/O | P3.13 | SCLK | SSC Master Clock Outp./Slave Cl. Inp. | | | | | | | 81 | 0 | P3.15 | CLKOUT | System Clock Output (=CPU Clock) | | | | | | P4.0 - | 85 - 92 | I/O | Port 4 is | an 8-bit | bidirectional I/O port. It is bit-wise | | | | | | P4.7 | | | | | out or output via direction bits. For a pin | | | | | | | | | | • | the output driver is put into high- | | | | | | | | | impedanc | | | | | | | | | | | | | I bus configuration, Port 4 can be used to | | | | | | | | | | _ | ddress lines: | | | | | | | 85 | 0 | P4.0 | A16 | Least Significant Segment Addr. Line | | | | | | | | | | | | | | | | | | 89 | 0 | P4.4 | A20 | Segment Address Line | | | | | | | 90 | 0 | P4.5 | A21 | Segment Address Line, | | | | | | | | | | | CAN Receive Data Input | | | | | | | 91 | 0 | P4.6 | A22 | Segment Address Line, | | | | | | | | 0 | | _ | CAN Transmit Data Output | | | | | | | 92 | 0 | P4.7 | A23 | Most Significant Segment Addr. Line | | | | | | $\overline{RD}$ | 95 | 0 | | | ead Strobe. RD is activated for every | | | | | | | | | external ir | struction o | r data read access. | | | | | # **SIEMENS** | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | | | |-------------------------------------------------|---------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | WR/<br>WRL | 96 | 0 | External Memory Write Strobe. In WR-mode this pin is activated for every external data write access. In WRL-mode this pin is activated for low byte data write accesses on a 16-bit bus, and for every data write access on an 8-bit bus. See WRCFG in register SYSCON for mode selection. | | | | | | | READY | 97 | I | Ready Input. When the Ready function is enabled, a high level at this pin during an external memory access will force the insertion of memory cycle time waitstates until the pin returns to a low level. | | | | | | | ALE | 98 | 0 | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes. | | | | | | | ĒĀ | 99 | I | External Access Enable pin. A low level at this pin during and after Reset forces the C167CR-16F to begin instruction execution out of external memory. A high level forces execution out of the internal Flash memory. | | | | | | | PORT0:<br>P0L.0 –<br>P0L.7,<br>P0H.0 -<br>P0H.7 | 100 –<br>107<br>108,<br>111-117 | I/O | PORT0 consists of the two 8-bit bidirectional I/O ports P0L and P0H. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. In case of an external bus configuration, PORT0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes. Demultiplexed bus modes: Data Path Width: 8-bit 16-bit P0L.0 - P0L.7: D0 - D7 P0H.0 - P0H.7: I/O D8 - D15 Multiplexed bus modes: Data Path Width: 8-bit 16-bit P0L.0 - P0L.7: AD0 - AD7 P0H.0 - P0H.7: AD0 - AD7 P0H.0 - P0H.7: A8 - A15 AD8 - AD15 | | | | | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | | | |-------------------------------------------------|------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | PORT1:<br>P1L.0 –<br>P1L.7,<br>P1H.0 -<br>P1H.7 | 118 –<br>125<br>128 –<br>135 | I/O | PORT1 consists of the two 8-bit bidirectional I/O ports and P1H. It is bit-wise programmable for input or output direction bits. For a pin configured as input, the output di is put into high-impedance state. PORT1 is used as the 16 address bus (A) in demultiplexed bus modes and also a switching from a demultiplexed bus mode to a multiplexed mode. | | | | | | | | 132<br>133<br>134<br>135 | <br> | The following PORT1 pins also serve for alternate functions: P1H.4 CC24IO CAPCOM2: CC24 Capture Input P1H.5 CC25IO CAPCOM2: CC25 Capture Input P1H.6 CC26IO CAPCOM2: CC26 Capture Input P1H.7 CC27IO CAPCOM2: CC27 Capture Input | | | | | | | XTAL1 | 138 | I | XTAL1: Input to the oscillator amplifier and input to the | | | | | | | XTAL2 | 137 | 0 | internal clock generator XTAL2: Output of the oscillator amplifier circuit. To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed. | | | | | | | RSTIN | 140 | I | Reset Input with Schmitt-Trigger characteristics. A low level at this pin for a specified duration while the oscillator is running resets the C167CR-16F. An internal pullup resistor permits power-on reset using only a capacitor connected to $V_{\rm SS}$ . | | | | | | | RSTOUT | 141 | 0 | Internal Reset Indication Output. This pin is set to a low level when the part is executing either a hardware-, a software- or a watchdog timer reset. RSTOUT remains low until the EINIT (end of initialization) instruction is executed. | | | | | | | NMI | 142 | | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the NMI pin must be low in order to force the C167CR-16F to go into power down mode. If NMI is high, when PWRDN is executed, the part will continue to run in normal mode. If not used, pin NMI should be pulled high externally. | | | | | | | $V_{AREF}$ | 37 | - | Reference voltage for the Analog/Digital converter. | | | | | | | $V_{AGND}$ | 38 | - | Reference ground for the Analog/Digital converter. | | | | | | # **SIEMENS** ### Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | |-----------------------------|-----------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\overline{V_{ extsf{PP}}}$ | 84 | - | Flash programming voltage. This pin accepts the programming/erase voltage for the C167CR-16F ( $V_{\rm PP}$ = 12 V). During normal operation (programming voltage $V_{\rm PP}$ = 12 V not required) this pin must be connected to $V_{\rm CC}$ . | | $\overline{V_{ m cc}}$ | 17, 46,<br>56, 72,<br>82, 93,<br>109,<br>126,<br>136, 144 | - | Digital Supply Voltage: + 5 V during normal operation and idle mode. ≥ 2.5 V during power down mode. | | $\overline{V_{ m SS}}$ | 18, 45,<br>55, 71,<br>83, 94,<br>110,<br>127,<br>139, 143 | - | Digital Ground. | Note: All $V_{\rm SS}$ pins and all $V_{\rm CC}$ pins must be connected to the system ground and the power supply, respectively. ### **Functional Description** This document only describes specific properties of the C167CR-16F, eg. Flash memory functionality or specific DC and AC Characteristics, while for all other descriptions common for the C167CR-16F and the C167CR, eg. functional description, it refers to the respective Data Sheet for the Non-Flash device. A detailled description of the C167CR-16F's instruction set can be found in the "C16x Family Instruction Set Manual". ### **Memory Organization** The memory space of the C167CR-16F is configured in a Von Neumann architecture which means that code memory, data memory, registers and I/O ports are organized within the same linear address space which includes 16 MBytes. The entire memory space can be accessed bytewise or wordwise. Particular portions of the on-chip memory have additionally been made directly bitaddressable. 2 KBytes of on-chip Internal RAM are provided as a storage for user defined variables, for the system stack, general purpose register banks and even for code. A register bank can consist of up to 16 wordwide (R0 to R15) and/or bytewide (RL0, RH0, ..., RL7, RH7) so-called General Purpose Registers (GPRs). 1024 bytes (2 \* 512 bytes) of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are wordwide registers which are used for controlling and monitoring functions of the different on-chip units. Unused SFR addresses are reserved for future members of the C16x family. 2 KBytes of on-chip Extension RAM (XRAM) are provided to store user data, user stacks or code. The XRAM is accessed like external memory and therefore cannot be used for the system stack or for register banks and is not bitadressable. The XRAM allows 16-bit accesses with maximum speed. 128 KBytes of on-chip Flash memory are provided to store user code or (read only) data. The Flash memory is divided into 4 blocks of different size which can be programmed/erased separately. In order to meet the needs of designs where more memory is required than is provided on chip, up to 16 MBytes of external RAM and/or ROM can be connected to the microcontroller. ### **SIEMENS** ### Flash Memory Overview The C167CR-16F provides 128 KBytes of electrically erasable and reprogrammable non-volatile Flash EPROM on-chip for code or constant data. A separate Flash Control Register (FCR) has been implemented to control Flash operations like programming or erasure. For programming or erasing an external 12 V programming voltage must be applied to the VPP pin. Flash programming and erasure is only possible during writing mode which is entered via a special key code sequence (Unlock sequence) to avoid unintended Flash operations. The Flash memory is organized in blocks 32 bits wide which allows even double-word instructions to be fetched in just one machine cycle. The entire Flash memory is divided into four blocks with different sizes (48/48/24/8 KByte). This allows to erase each block separately, when only parts of the Flash memory need to be reprogrammed. Word or double word programming typically takes 100 $\mu$ s, block erasing typically takes 1 s (@ 20 MHz CPU clock). The Flash memory features a typical endurance of 1000 erasing/programming cycles. Erased Flash memory cells contain all '1's, as known from standard EPROMs. The Flash memory can be programmed both in an appropriate programming board and in the target system which provides a lot of flexibility. The C167CR-16F's on-chip bootstrap loader may be used to load and start the programming code. Any code that programs or erases Flash memory locations must be executed from memory outside the on-chip Flash memory itself (on-chip RAM or external memory). To save the customer's know-how, a Flash memory protection option is provided in the C167CR-16F. If this was activated once, Flash memory contents cannot be read from any location outside the Flash memory itself (see section "Flash Protection"). The lower 32 KBytes of the on-chip Flash memory of the C167CR-16F can be mapped to either segment 0 $(00'0000_H \text{ to } 00'7FFF_H)$ or segment 1 $(01'0000_H \text{ to } 01'7FFF_H)$ during the initialization phase to allow external memory to be used for additional system flexibility. The upper 96 KBytes of the on-chip Flash memory are assigned to locations 01'8000<sub>H</sub> to 02'FFFF<sub>H</sub>. In standard mode (the normal operating mode) the Flash memory appears like the standard on-chip ROM of C167 devices with the same timing and functionality. Instruction fetches and data operand reads are performed with all addressing modes of the C16x instruction set. In writing mode specific blocks of the on-chip Flash memory can be programmed (doublewords or words) or erased (banks). Writing mode is entered via a special key lock sequence and provides full access to the Flash Control Register (FCR). For programming as well as for erasing there are specific verify modes that allow to validate the previous operation in order to ensure secure Flash handling. The following **terminology** is used in this document: Flash **WRITING** means changing the state of the floating gate. Flash **PROGRAMMING** means loading electrons onto the floating gate. Flash **ERASING** means removing electrons from the floating gate. Please refer to section "Fundamentals of Flash Technology". Figure 3 Flash Memory Overview ### **SIEMENS** ### **Flash Memory Configuration** Upon reset the default memory configuration of the C167CR-16F is determined by the state of its $\overline{EA}$ pin. When $\overline{EA}$ is high the startup code is fetched from the on-chip Flash memory, when $\overline{EA}$ is low the internal ROM is disabled and the startup code is fetched from external memory. In order to access the on-chip Flash memory after booting from external memory the internal ROM must be enabled via software by setting bit ROMEN in register SYSCON. The lower 32 KBytes of the Flash memory can be mapped to segment 0 or to segment 1, controlled by bit ROMS1 in register SYSCON. Mapping to segment 1 preserves the external memory containing the startup code, while mapping to segment 0 replaces the lower 32 KBytes of the external memory with on-chip Flash memory. In this case a valid vector table must be provided. As the on-chip Flash memory covers more than segment 0 segmentation should be enabled (by clearing bit SGTDIS in register SYSCON) in order to ensure correct stack handling when branching to the upper segments. Whenever the internal memory configuration of the C167CR-16F is changed (enable, disable, mapping) the following procedure must be used to ensure correct operation: - Configure the internal ROM as required - Execute an inter-segment branch (JMPS, CALLS, RETS) - Reload all four DPP registers **Note:** Instructions that configure the internal ROM may only be executed from internal RAM or from external memory, **not** from the ROM itself. Register SYSCON can only be modified **before** the execution of the EINIT instruction. The C167CR-16F's Bootstrap Loader provides a mechanism to load the startup code and/or the Flash programming routines from a remote code source via the serial interface without requiring additional external memory. This allows for firmware updates of the Flash memory for program and/or data values. #### The Flash Control Register (FCR) In standard operation mode the Flash memory can be accessed like the normal mask-programmable on-chip ROM of the C167CR. So all appropriate direct and indirect addressing modes can be used for reading the Flash memory. All programming or erase operations of the Flash memory are controlled via the 16-bit Flash Control Register FCR. To prevent unintentional writing to the Flash memory the FCR is locked and inactive during standard operation mode. Before a valid access to the FCR is enabled, the Flash memory writing mode must be entered. This is done via a special key code instruction sequence. **Note:** The FCR is no real register (SFR or GPR) but is rather virtually mapped into the active address space of the Flash memory. All even direct (mem) word accesses refer to the FCR (no byte- or bit-addressing), while all indirect ([Rw<sub>n</sub>]) accesses refer to the Flash memory array itself. ROM mapping and DPP referencing must be considered for FCR accesses. | FCR (Even Flash Address) Reset Value: 0 | | | | | | | | | | | 0X0H <sup>*)</sup> | | | | | |------------------------------------------|-----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|--------|---------|------------------------------------------|-----------------|----------|--------------------|-----------|----------------|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FWM<br>SET | - | - | - | - | - | E | I<br>BE | WDW<br>W | СК | '<br>CTL | VPP<br>REV | FC<br>VPP | FBUSY<br>RPROT | FEE | FWE | | rw | rw | rw | rw | rw | rw | r | w | rw | r | w | r | rw | r/w | rw | rw | | Bit | | F | unctio | on | | | | | | | | | | | | | FWE | | 0 | Flash Write Enable Bit (see description below) 0: Flash write operations (program / erase) disabled 1: Flash write operations (program / erase) enabled | | | | | | | | | | | | | | FEE | | 0 | Flash Erase Enable Bit (Significant only, when FWE='1', see description below) Flash programming mode selected Flash erase mode selected | | | | | | | | | below) | | | | | FBUS | SY | 0 | | o Flas | sh write | e ope | ration | sses)<br>in prog<br>rogres | | | | | | | | | RPRC | Т | 0 | : D | eactiv | ates F | lash ı | ead p | i <b>tion B</b><br>rotection,<br>ection, | on <sup>`</sup> | | | ses) | | | | | FCVP | P | 0 | | o V <sub>PP</sub> | failure | e occi | | during a | | | - | | | | | | VPPR | EV | 0 | Flash V <sub>PP</sub> Revelation Bit 0: No valid V <sub>PP</sub> applied to pin V <sub>PP</sub> 1: V <sub>PP</sub> applied to pin V <sub>PP</sub> is valid | | | | | | | | | | | | | | СКСТ | L | | Internal Flash Timer Clock Control Determines the width of an internal Flash write or erase pulse | | | | | | | | | | | | | | WDW | W | 0 | Word / Double Word Writing Bit (significant only in programming mode) 0: 16-bit programming operation 1: 32-bit programming operation | | | | | | | | | | | | | | BE | | | Bank Erase Select (significant only in erasing mode) Selects the Flash Bank to be erased | | | | | | | | | | | | | | FWM | SET | 0 | Flash Writing Mode Set Bit (see description below) 0: Exit Flash writing mode, return to standard mode 1: Stay in Flash writing mode | | | | | | | | | | | | | <sup>\*)</sup> The reset value of bit VPPREV depends on the voltage on pin $V_{\text{PP}}$ . **The selection of Flash Operation and Read Mode** is done via the three bits FWE, FEE and FWMSET. The table below shows the combinations for these bits to select a specific function: | FWMSET | FEE | FWE | Flash Operation Mode | Flash Read Mode | |--------|-----|-----|----------------------|------------------------------| | 1 | 1 | 1 | Erasing mode | Erase-Verify-Read via [Rn] | | 1 | 0 | 1 | Programming mode | Program-Verify-Read via [Rn] | | 1 | Х | 0 | Non-Verify mode | Normal Read via [Rn] | | 0 | Х | Х | Standard mode | Normal Read via [Rn] or mem | FWE enables/disables write operations, FEE selects erasing or programming, FWMSET indicates writing mode and is set automatically once the writing mode is entered. Bits FWE and FEE select an operation, but do not directly execute this operation. **Note:** Watch the FWMSET bit when writing to register FCR (word access only) in order not to exit Flash writing mode unintentionally by clearing bit FWMSET. **FBUSY:** This **read-only flag** is set to '1' while a Flash programming or erasing operation is in progress. FBUSY is set via hardware when the respective program/erase command is issued. **RPROT:** This **write-only** Flash **Read Protection** bit determines whether Flash protection is active or inactive. RPROT is the only FCR bit which can be modified even in the Flash standard mode but only by an instruction executed from the on-chip Flash memory itself. Per reset, RPROT is set to '1'. Note: RPROT is only significant if the general Flash memory protection is enabled. **FCVPP** and **VPPREV**: These **read-only** bits allow to monitor the $V_{PP}$ voltage. The Flash **Vpp Revelation** bit VPPREV reflects the state of the $V_{PP}$ voltage in the Flash writing mode (VPPREV = '0' indicates that $V_{PP}$ is below the threshold value necessary for reliable programming or erasure, otherwise VPPREV = '1'). The **Flash Control** $V_{PP}$ bit FCVPP indicates if $V_{PP}$ fell below the valid threshold value during a Flash programming or erase operation (FCVPP = '1') and the operation therefore might not have been executed properly. FCVPP = '0' after such an operation indicates that no critical discontinuity on $V_{PP}$ has occurred. **CKCTL:** This **Flash Timer Clock Control** bitfield controls the width of the programming or erase pulses (TPRG) applied to Flash memory cells during the corresponding operation. The width of a single programming or erase pulse and the cumulated programming or erase time must not exceed certain values to avoid putting the Flash memory under critical stress (see table below). The pulse width and also the maximum number on programming or erase attempts allowed depends on the CPU clock frequency. | Time Specification | Limit Value | | | | | |--------------------------------------------------------------------|------------------|--|--|--|--| | Maximum Programming Pulse Width Maximum Cumulated Programming Time | 200 μs<br>2.5 ms | | | | | | Maximum Erase Pulse Width<br>Maximum Cumulated Erase Time | 20 ms<br>30 s | | | | | In order not to exceed the limit values listed above, a specific CKCTL setting requires a minimum CPU clock frequency, as listed below. | Setting of CKCTL | Length of TPRG | TPRG<br>@ f <sub>CPU</sub> = 20 MHz | f <sub>CPUmin</sub><br>for programming | f <sub>CPUmin</sub><br>for erasing | | | |------------------|--------------------------------------|-------------------------------------|----------------------------------------|------------------------------------|--|--| | 0 0 | 2 <sup>8</sup> * 1/f <sub>CPU</sub> | 12.8 µs | 1.28 MHz | ( 12.8 KHz) <sup>1)</sup> | | | | 0 1 | 2 <sup>11</sup> * 1/f <sub>CPU</sub> | 102.4 μs | 10.24 MHz | ( 102.4 KHz) <sup>1)</sup> | | | | 1 0 | 2 <sup>15</sup> * 1/f <sub>CPU</sub> | 1.64 ms | | 1.64 MHz | | | | 1 1 | 2 <sup>18</sup> * 1/f <sub>CPU</sub> | 13.11 ms | | 13.11 MHz | | | <sup>&</sup>lt;sup>1)</sup> Please note that these are computed values. Actual values must respect the operational range specified for the C167CR-16F. The maximum number of allowed programming or erase attempts depends on the CPU clock frequency and on the CKCTL setting chosen in turn. This number results from the actual pulse width compared to the maximum pulse width (see above tables). The table below lists some sample frequencies, the respective recommended CKCTL setting and the resulting maximum number of program / erase pulses: | f <sub>CPU</sub> | | Programming | I | Erasing | | | | | |------------------|-------|-------------|----------------------|---------|---------|-----------------------|--|--| | | CKCTL | TPROG | N <sub>PROGmax</sub> | CKCTL | TPROG | N <sub>ERASEmax</sub> | | | | 1 MHz | 0 0 | 128 µs | 19 | 0 1 | 2.05 ms | 14648 | | | | 10 MHz | 0 0 | 12.8 µs | 195 | 1 0 | 3.28 ms | 9155 | | | | 16 MHz | 0 0 | 8 µs | 312 | 1 0 | 2.05 ms | 14648 | | | | 20 MHz | 0 0 | 6.4 µs | 390 | 1 0 | 1.64 ms | 18310 | | | **BE:** The Flash **Bank Erasing** bit field determines the Flash memory bank to be erased (see table below). The physical addresses of the lower 32 KBytes of bank 0 depend on the Flash memory mapping chosen. | BE setting | Bank | Size | Addresses Selected for Erasure (x = 0 or 1) | |------------|------|-------|---------------------------------------------------------------------------------------------| | 0 0 | 0 | 48 KB | 0x'0000 <sub>H</sub> to 0x'7FFF <sub>H</sub> / 01'8000 <sub>H</sub> to 01'BFFF <sub>H</sub> | | 0 1 | 1 | 48 KB | 01'C000 <sub>H</sub> to 01'FFFF <sub>H</sub> / 02'0000 <sub>H</sub> to 02'7FFF <sub>H</sub> | | 1 0 | 2 | 24 KB | 02'8000 <sub>H</sub> to 02'DFFF <sub>H</sub> | | 1 1 | 3 | 8 KB | 02'E000 <sub>H</sub> to 02'FFFF <sub>H</sub> | ### **Operation Modes of the Flash Memory** There are two basic operation modes for Flash accesses: The standard and the writing mode. Submodes of the writing mode are the programming, the erase and the non-verify mode. Figure 4 Flash Operating Mode Transitions **In Standard Mode** the Flash memory can be accessed from any memory location (external memory, on-chip RAM or Flash memory) for instruction fetches and data operand reads. Data operand reads may use both direct 16-bit (mnemonic: mem) and indirect (mnemonic: [Rw]) addressing modes. Standard mode does not allow Flash write operations or accesses to the FCR except for the protection activation bit RPROT. **Note:** When Flash protection is active, data operands can be accessed only by instructions that are executed out of the internal Flash memory and branches to the Flash memory from locations outside are inhibited. The Flash Writing Modes must be entered for programming or erasing the Flash memory. The C167CR-16F enters these modes by a specific key code sequence, called UNLOCK sequence. In writing mode the used addressing mode decides whether the FCR or a Flash memory location is accessed. The FCR can be accessed with any direct access to an even address in the active address space of the Flash memory. Only word operand instructions are allowed for FCR accesses. Accesses to Flash memory locations must use indirect addressing to even addresses. direct 16-bit addressing mode: mem --> Access to FCR indirect addressing mode: [Rw<sub>n</sub>] --> Access to Flash location After entering writing mode the first erase or programming operation must not be started for at least 10 $\mu$ s. This absolute (!) delay time is required to set up the internal high voltage. In general, Flash write operations need a 12 V external $V_{PP}$ voltage to be applied to the $V_{PP}$ pin. It is not possible to erase or to program the Flash memory via code executed from the Flash memory itself. The respective code must reside within the on-chip RAM or within external memory. When programming or erasing 'on-line' in the target system, some considerations have to be taken: While these operations are in progress, the Flash memory cannot be accessed as usual. Therefore care must be taken that no branch is taken into the Flash memory and that no data reads are attempted from the Flash memory during programming or erasure. If the Flash memory is mapped to segment 0, it must especially be ensured that no interrupt or hardware trap can occur, because this would implicitly mean such a 'forbidden' branch to the Flash memory. Correct Flash operation is not guaranteed in this case. The UNLOCK sequence is a specific key code sequence, which is required to enable the writing modes of the C167CR-16F. The UNLOCK sequence must use identical values (see example below) and the two accesses must not be interrupted: ``` MOV FCR, Rw_n ; Dummy write to the FCR MOV [Rw_n], Rw_n ; Both operands use the same GPR CALL cc_UC, WAIT_10 ; Delay for 10 \mus (may be realized also by ; instructions other than a delay loop ``` where $Rw_n$ can be any word GPR (R0...R15). $[Rw_n]$ and FCR must point to even addresses within the active address space of the Flash memory. Note: Data paging and Flash segment mapping, if active, must be considered in this context. In Flash Erase Mode (FEE='1', FWE='1') the C167CR-16F is prepared to erase the bank selected by the Bank Erase (BE) bit field in the FCR. The width of the erase pulses generated internally is defined by the Internal Flash Timer Clock Control (CKCTL) bit field of the FCR. The maximum number of erase pulses (EN<sub>max</sub>) applied to the Flash memory is determined by software in the Flash erase algorithm. The chosen values for CKCTL and EN<sub>max</sub> must guarantee a maximum cumulated erase time of 30 s per bank and a maximum erase pulse width of 10 ms. The Flash bank erase operation will not start before the erase command is given. This provides additional security for the erase operation. The erase command can be any write operation to a Flash location, where the data and the even address written to must be identical: ``` MOV [Rw_n], Rw_n ; Both operands use the same GPR ``` Upon the execution of this instruction, the Flash Busy (FBUSY) flag is automatically set to '1' indicating the start of the operation. End of erasure can be detected by polling the FBUSY flag. $V_{\rm PP}$ must stay within the valid margins during the entire erase process. At the end of erasure the Erase-Verify-Mode (**EVM**) is entered automatically. This mode allows to check the effect of the erase operation (see description below). **Note:** Before the erase algorithm can be properly executed, the respective bank of the Flash memory must be programmed to all zeros ('0000<sub>H</sub>'). In Flash Programming Mode (FEE='0', FWE='1') the C167CR-16F is prepared to program Flash locations in the way specified by the Word or Double Word Write (WDWW) bit in the FCR. The width of the programming pulses generated internally is defined by the Internal Flash Timer Clock Control (CKCTL) bit field of the FCR. The maximum number of programming pulses (PN<sub>max</sub>) applied to the Flash memory is determined by software in the Flash programming algorithm. The chosen values for CKCTL and PN<sub>max</sub> must guarantee a maximum cumulated programming time of 2.5 ms per cell and a maximum programming pulse width of 128 μs. If 16-bit programming was selected, the operation will start automatically when a write instruction is executed, where the first operand specifies the address and the second operand the value to be programmed: ``` MOV [Rw<sub>n</sub>], Rw<sub>m</sub> ; Program one word ``` If 32-bit programming was selected, the operation will start automatically when the second of two subsequent write instructions is executed, which define the doubleword to be programmed. Note that the destination pointers of both instructions refer to the same even double word address. The two instructions must be executed without any interruption. ``` MOV [Rw_n], Rw_\chi ; Prepare programming of first word MOV [Rw_n], Rw_\gamma ; Start programming of both words ``` Upon the execution of the second instruction (or the one and only in 16-bit programming mode), the Flash Busy (FBUSY) bit is automatically set to '1'. End of programming can be detected by polling the FBUSY bit. $V_{PP}$ must stay within the valid margins during the entire programming process. At the end of programming the Program-Verify-Mode (**PVM**) is entered automatically. This mode allows to check the effect of the erase operation (see description below). **The Flash Verify-Modes** Erase-Verify-Mode (**EVM**) and Program-Verify-Mode (**PVM**) allow to verify the effect of an erase or programming operation. In these modes an internally generated margin voltage is applied to a Flash cell, which makes reading more critical than for standard read accesses. This ensures safe standard accesses after correct verification. To get the contents of a Flash word in this mode, it has to be read in a particular way: ``` MOV Rw_m, [Rw_n] ; First (invalid) read of dedicated cell ; 4 \mu s delay to stabilize... ; ...the internal margin voltage MOV Rw_m, [Rw_n] ; Second (valid) read of dedicated cell ``` Such a Flash verify read operation is different from the reading in the standard or in the non-verify mode. Correct verify reading needs a read operation performed twice on the same cell with an absolute time delay of 4 $\mu$ s which is needed to stabilize the internal margin voltage applied to the cell. To verify that a Flash cell was erased or programmed properly, the value of the second verify read operation has to be compared against FFFF $_{\rm H}$ or the target value, respectively. Clearing bit FWE to '0' exits the Flash verify modes and returns to the Flash non-verify mode. In Flash non-verify mode all Flash locations can be read as usual (via indirect addressing modes), which is not possible in Flash programming or Flash erase mode (see EVM and PVM). #### Flash Protection If active, Flash protection prevents data operand accesses and program branches into the on-chip Flash area from any location outside the Flash memory itself. Data operand accesses and branches to Flash locations are exclusively allowed for instructions executed from the Flash memory itself. Erasing and programming of the Flash memory is not possible while Flash protection is active. **Note:** A program running within the Flash memory may of course access any location outside the Flash memory and even branch to a location outside. However, there is no way back, if Flash protection is active. Flash protection is controlled by two different bits: - The user-accessible write-only Protection Activation bit (RPROT) in register FCR and - The one-time-programmable Protection Enable bit (UPROG). Bit UPROG is a 'hidden' one-time-programmable bit only accessible in a special mode, which can be entered eg. via a Flash EPROM programming board. Once programmed to '1', this bit is unerasable, ie. it is not affected by the Flash Erase mechanism. **To activate Flash Protection** bit UPROG must have been programmed to '1', and bit RPROT in register FCR must be set to '1'. Both bits must be '1' to activate Flash protection. **To deactivate Flash Protection** bit RPROT in register FCR must be cleared to '0'. If any of the two bits (UPROG or RPROT) is '0', Flash protection is deactivated. Generally Flash protection will remain active all the time. If it has to be deactivated intermittently, eg. to call an external routine or to reprogram the Flash memory, bit RPROT must be cleared to '0'. **To access bit RPROT** in register FCR, an instruction with a 'mem, reg' addressing mode must be used, where the first operand has to represent the FCR address (any even address within the active address space of the Flash memory) and the second operand must refer to a value which sets the RPROT bit to '0', eg.: MOV FCR, ZEROS ; Deactivate Flash Protection RPROT is the only bit in the FCR which can be accessed in Flash standard mode without having to enter the Flash writing mode. Other bits in the FCR are not affected by such a write operation. However, this access requires an instruction executed out of the internal Flash memory itself. After reset bit RPROT is set to '1'. For devices with protection disabled (UPROG='0') this has no effect. For devices with protection enabled this ensures that program execution starts with Flash protection active from the beginning. **Note:** In order to maintain uninterrupted Flash protection, be sure not to clear bit RPROT unintentionally by FCR write operations. Otherwise the Flash protection is deactivated. ### Flash Programming Algorithm The figure below shows the recommended Flash programming algorithm. The following example describes this algorithm in detail. Figure 5 Flash Programming Algorithm ### Flash Programming Example This example describes the Flash programming algorithm. A source block of code and/or data within the first 32 KBytes of segment 0 is copied (programmed) to a target block within the Flash memory, which is mapped to segment 1 in this case. The start and the end address of the source block to be copied are specified by the parameters SRC\_START and SRC\_END respectively. The target Flash memory block begins at location FLASH\_START. This example uses 32-bit Flash programming. Figure 6 Memory Allocation for Flash Programming Example **Note:** This example represents one possibility how to program the Flash memory. Other solutions may differ in the way they provide the source data (eg. without external memory), but use the same Flash programming algorithm. The FCR has been defined with an EQU assembler directive. Accesses to bits of the FCR are made via an auxiliary GPR, as the FCR itself is not bit-addressable. The shown example uses the following assumptions: - Pin $V_{PP}$ receives a proper $V_{PP}$ supply voltage. - The C167CR-16F runs at 20 MHz CPU clock (absolute time delays refer to this). - The Flash memory is mapped to segment 1. All DPPs are set correctly. ### **SIEMENS** • Enter writing mode via unlock sequence (prerequisite for any programming or erase operation). ``` MOV FCR, Rw_n ; Dummy write to the FCR MOV [Rw_n], Rw_n ; Both operands use the same GPR CALL cc_UC, WAIT_10 ; Delay for 10 \mu s ``` • **Program the FCR register** with a value that selects the desired operating mode. Note that this does not yet start the programming operation itself. ``` MOV R15, #1000 0000 1010 0001B ; #xxxx xxxx xxxx xxxx xxx1:FWE='1': Enable Flash write operations ; #xxxx xxxx xxxx xx0x:FEE='0': Select programming mode ; #xxxx xxxx x01x xxxx:CKCTL='01':102.4 µs prog.pulse(@20MHz) ; #xxxx xxxx 1xxx xxxx:WDWW='1':Select 32-bit progr. mode ; #1xxx xxxx xxxx xxxx xxxx:FWMSET='1':Stay in writing mode MOV DPP1:pof FCR, R15 ; Write Value to FCR using 16-bit access ``` • Initialize pointers and counter for the first transfer of the programming algorithm. The source data block is accessed via the pointer SRC\_PTR, initialized with SRC\_START. All read operations via SRC\_PTR use DPP2, which selects data page 1 in this example. The Flash memory must be accessed indirectly and uses the pointer FLASH\_PTR, initialized with FLASH\_START. The counter DWCOUNT defines the number of doublewords to be programmed. • Test for correct $V_{PP}$ margin at pin $V_{PP}$ before a programming operation is started. If bit VPPREV reads '1', the programming voltage is correct and the algorithm can be continued. Otherwise, the programming routine could wait in Flash writing mode until $V_{PP}$ reaches its correct value and resume programming then, or it could exit writing mode. ``` MOV R15, DPP1:pof FCR ; Read FCR contents using 16-bit access JB R15.4, Vpp_OK1 ; Test V_{\text{PP}} via bit VPPREV (= FCR.4) ... ; VPPREV='0': Exit programming procedure Vpp_OK1: ; VPPREV='1': Test Okay! Continue ``` - Load source values and initialize loop counter (PCOUNT) with the maximum number of programming trials (PNmax) to be performed before exiting the routine with a failure. Each trial means applying a pulse of 102.4 µs to the selected words in the Flash memory. According to the maximum cumulated programming time of 2.5 ms allowed per cell, PNmax must be '25' here. The doubleword at memory location [SRC\_PTR] is loaded into two auxiliary registers DATAWR1 and DATAWR2. - **Program one doubleword** stored in the auxiliary data registers to the Flash memory location [FLASH\_PTR]. FLASH\_PTR is not incremented here, since in 32-bit programming mode the hardware automatically arranges the two data words correctly. The execution of the second write instruction automatically starts the programming of the entire double word. This instruction sequence must not be interrupted. ``` MOV [FLASH_PTR], DATAWR1 ; Write low word to Flash MOV [FLASH_PTR], DATAWR2 ; Write high word to Flash, starts prog. ``` • Wait until programming time elapsed (102.4 $\mu$ s in this example), which depends on bit field CKCTL in the FCR register and on the CPU clock frequency. End of programming is detected by polling the FBUSY flag in the FCR register. The Flash memory switches to PVM mode automatically. ``` WAIT_PROG: ;Polling Loop to check bit FBUSY MOV R15, DPP1: pof FCR ;Read FCR contents using 16-bit access JB R15.2, WAIT_PROG ;Loop while bit FBUSY (FCR.2) is '1' ... ;Continue in PVM mode, when FBUSY is '0' ``` • Verify $V_{\rm PP}$ validity during programming to make sure $V_{\rm PP}$ did not exceed its valid margins during the programming operation. Otherwise programming may have not been performed properly. The FCVPP flag is set to '1' in case of this error condition. If FCVPP reads '1', the programming routine can abort, when $V_{\rm PP}$ still fails, or repeat the programming operation, when $V_{\rm PP}$ proves to be stable now. SIEMENS C167CR-16F • Perform Program-Verify operation and compare with source data in order to check whether a programming operation was performed correctly. PVM reading consists of two identical Flash read instructions with 4 $\mu$ s delay in between. This example uses CMP instructions to access the Flash memory. In case of a mismatch the programming routine repeats the programming cycle provided that the maximum number of attempts was not yet reached. PVM reading and data comparison must be performed on both words of the double word to be tested. ``` CMP DATAWR1, [FLASH PTR] ;1st step of PVM read (low word) CALL cc_UC, WAIT_4 ;Delay for 4 µs CMP DATAWR1, [FLASH_PTR] ;2nd step of PVM read (low word) JMP cc_NZ, PROG_FAILED ; Reprogram on mismatch if (PCOUNT) > 0 MOV R15, FLASH PTR R15, #0002H ADD ; Aux. pointer to upper word of doubleword DATAWR2, [R15] ;1st step of PVM read (high word) CMP cc_UC, WAIT_4 CALL ;Delay for 4 µs ;2nd step of PVM read (high word) CMP DATAWR2, [R15] JMP cc_NZ, PROG_FAILED ;Reprogram on mismatch if (PCOUNT)>0 ; Programming OK. Go on with next step. ``` • Check number of programming attempts to decide, if another programming attempt is allowed. PCOUNT is decremented by '1' upon each unsuccessful programming attempt. If it expires, the failing Flash cells are classified as unprogrammable and should be left out. This failure is very unlikely to occur. However, it should be checked for safe programming. **Note:** This step is taken only in case of a program verify mismatch. - Check for last doubleword and increment pointers to decide, if another programming cycle is required. The auxiliary counter DWCOUNT is decremented by '1' after each successful double word programming. If it expires, the complete data block is programmed and the programming routine is exited successfully. Otherwise source and target pointers (SRC\_PTR and FLASH\_PTR) are incremented to the next doubleword to be programmed. - Disable Flash programming operations and exit routine, when the Flash memory block was programmed successfully or when a failure occurred. In either case bit FWE of the FCR is reset to '0' and the programming routine is exited. This means that the Flash non-verify mode is entered again, where the FCR stays accessible but Flash memory locations can be read normally again using indirect addressing. For returning to the Flash standard mode, bit FWMSET of the FCR must be reset to '0' by the calling routine. The programming routine may return an exit code that indicates correct programming or identifies the type of error. ### Flash Erase Algorithm The figure below shows the recommended Flash erase algorithm. The following example describes this algorithm in detail. Figure 7 Flash Erase Algorithm ### **SIEMENS** ### Flash Erase Example This example describes the Flash erase algorithm. The four banks of the Flash memory can be erased separately. The algorithm erases the Flash memory bank, which is selected by bitfield BE in the FCR. Start address and size of the selected Flash bank have to be considered. **Note:** Before a bank can be erased, all its contents must be programmed to '0000<sub>H</sub>'. This is required by the physics of the Flash memory cells and is done with the Flash programming algorithm already described. Figure 8 Memory Banking for Flash Erasure The FCR has been defined with an EQU assembler directive. Accesses to bits of the FCR are made via an auxiliary GPR, as the FCR itself is not bit-addressable. The shown example uses the following assumptions: - Pin $V_{PP}$ receives a proper $V_{PP}$ supply voltage. - The C167CR-16F runs at 20 MHz CPU clock (absolute time delays refer to this). - The Flash memory is mapped to segment 1. All DPPs are set correctly. • Enter writing mode via unlock sequence (prerequisite for any programming or erase operation). ``` MOV FCR, Rw_n ; Dummy write to the FCR MOV [Rw_n], Rw_n ; Both operands use the same GPR CALL cc_UC, WAIT_10 ; Delay for 10 \mu s ``` • **Program the FCR register** with a value that selects erase mode. Note that this does not yet start the erase operation itself. ``` MOV R15, #1000 00XX 0100 0011B ; #xxxx xxxx xxxx xxxx xxx1:FWE='1': Enable Flash write operations ; #xxxx xxxx xxxx xx1x:FEE='1': Select erase mode ; #xxxx xxxx x10x xxxx:CKCTL='10':1.64 ms erase pulse(@20MHz) ; #xxxx xxXX xxxx xxxx:BE='xx': Select the desired bank(3..0) ; #1xxx xxxx xxxx xxxx xxxx:FWMSET='1':Stay in writing mode MOV DPP1:pof FCR, R15 ; Write Value to FCR using 16-bit access ``` - Initialize target pointer with the start address of the selected Flash memory bank. The Flash memory must be accessed indirectly and uses the pointer FLASH\_PTR. This pointer will apply to DPP0 or DPP1, which are expected to select data pages 4 or 5, respectively. - Test for correct $V_{PP}$ margin at pin $V_{PP}$ before an erase operation is started. If bit VPPREV reads '1', the erase voltage is correct and the algorithm can be continued. Otherwise, the erase routine could wait in Flash writing mode until $V_{PP}$ reaches its correct value and resume erasing then, or it could exit writing mode. ``` MOV R15, DPP1:pof FCR ; Read FCR contents using 16-bit access JB R15.4, Vpp_OK2 ; Test V_{\text{PP}} via bit VPPREV (= FCR.4) ... ; VPPREV='0': Exit erase procedure Vpp_OK2: ; VPPREV='1': Test Okay! Continue ``` - Initialize loop counter (PCOUNT) with the maximum number of erase trials (ENmax) to be performed before exiting the routine with a failure. Each trial means applying a pulse of 10 ms to the selected Flash memory bank. According to the maximum cumulated erase time of 30 s allowed per cell, ENmax must be '3000' here. - Erase selected Flash memory bank by writing to a Flash memory location using the target address as write data. ``` MOV [FLASH_PTR], FLASH_PTR ; Write address to Flash, starts erasing ``` • Wait until erase time elapsed, which depends on bit field CKCTL in the FCR register and on the CPU clock frequency (10 ms in this example). End of erasing is detected by polling the FBUSY flag in the FCR register. The Flash memory switches to EVM mode automatically. ``` WAIT_ERASE: ;Polling Loop to check bit FBUSY MOV R15, DPP1: pof FCR ;Read FCR contents using 16-bit access JB R15.2, WAIT_ERASE ;Loop while bit FBUSY (FCR.2) is '1' ... ;Continue in EVM mode, when FBUSY is '0' ``` SIEMENS C167CR-16F • **Verify** $V_{PP}$ **validity during erasing** to make sure $V_{PP}$ did not exceed its valid margins during the erase operation. Otherwise erasing may have not been performed properly. The FCVPP flag is set to '1' in case of this error condition. If FCVPP reads '1', the erase routine can abort, when $V_{PP}$ still fails, or repeat the erase operation, when $V_{PP}$ proves to be stable now. • Perform Erase-Verify operation and compare with 'FFFF<sub>H</sub>' in order to check whether an erase operation was performed correctly. EVM reading consists of two identical Flash read instructions with 4 $\mu$ s delay in between. This example uses CMP instructions to access the Flash memory. In case of a mismatch the erase routine repeats the erase cycle provided that the maximum number of attempts was not yet reached. ``` MOV R15, ONES ;Load auxil. GPR with anticipated value CMP R15, [FLASH_PTR] ;1st step of EVM read CALL cc_UC, WAIT_4 ; Delay for 4 \mu s CMP R15, [FLASH_PTR] ;2nd step of EVM read JMP CC_NZ, ERASE_FAILED ;Re-erase on mismatch if (PCOUNT)>0 ; Erasing was OK. Go on with next step. ``` • Check number of erase attempts to decide, if another erase attempt is allowed. PCOUNT is decremented by '1' upon each unsuccessful erase attempt. If it expires, the failing Flash memory bank is classified as unerasable. This failure is very unlikely to occur. However, it should be checked for safe erasing. **Note:** This step is taken only in case of a erase verify mismatch. - Check for last word and increment pointers to decide, if another cell must be verified. The target pointer (FLASH\_PTR) is incremented to the next word to be verified and checked against the upper limit of the respective bank. If the target pointer exceeds the bank limit, the erase routine is exited successfully. - Disable erase operations and exit routine, when the Flash memory bank was erased successfully or when a failure occurred. In either case bit FWE of the FCR is reset to '0' and the erase routine is exited. This means that the Flash non-verify mode is entered again, where the FCR stays accessible but Flash memory locations can be read normally again using indirect addressing. For returning to the Flash standard mode, bit FWMSET of the FCR must be reset to '0' by the calling routine. The erase routine may return an exit code that indicates correct erasing or identifies the type of error. ### **Fundamentals of Flash Technology** The Flash memory included in the C167CR-16F combines the EPROM programming mechanism with electrical erasability (like an EEPROM) to create a highly reliable and cost effective memory. A Flash memory cell consists of a single transistor with a floating gate for charge storage like an EPROM, uses a thinner gate oxide, however. The programming mechanism of a Flash cell is based on 'hot' electron injection which works as follows: The cell control gate and drain are set to a high voltage and the cell source is grounded. This high voltage between drain and source forces 'hot' electrons supplied from the source to enter the channel. Attracted by the high voltage on the cell's control gate there, free electrons are trapped in the floating gate. The amount of negative charge on the floating gate is basically determined by the length and the number of programming pulses applied to the cell. A special read operation, Program-Verify, is provided for verifying that the charge put onto the floating gate represents a proper '0'. Figure 9 Flash Memory Cell Programming Mechanism The cell erase mechanism is based on 'Fowler-Nordheim' tunnelling which works as follows: A high voltage is applied to the cell's source whilst the control gate grounded. The cell's drain is disconnected in this case. Attracted by the high voltage on the cell's source, electrons migrate from the floating gate to the source. The amount of negative charge removed from the floating gate is basically determined by the length and the number of erasing pulse applied to the cell. A special read operation, Erase-Verify, is provided for verifying that the charge remaining on the floating gate represents a proper '1'. Unlike a standard EEPROM, where individual bytes can be erased, the Flash memory of the C167CR-16F is erased block-wise which means that the high voltage is applied to all cells belonging to one block simultaneously. One requirement for performing proper Flash programming and erase operations is to have all cells of a block set to a minimum threshold level before the operation is started. A cell erasing faster than others could have a threshold voltage too low or negative. In this case the corresponding transistor could become conductive and affect other cells placed in the same column of the transistor array. Thus, all cells of that column could erroneously be read as '1' instead of '0'. To avoid this possible malfunction, the user must equalize the amount of charge on each cell by programming all cells of one block to '0' before performing a block erasure. Figure 10 Flash Memory Cell Erase Mechanism The introduced erase algorithm meets this requirement. In combination with the Flash technology used, it provides a tight erase threshold voltage distribution, generating a sufficient margin even to cells erasing faster than others. Figure 11 Flash Erasure ### **Absolute Maximum Ratings** | Ambient temperature under bias $(T_A)$ : | | |--------------------------------------------------------------------|-----------------------------| | SAB-C167CR-16F-LM | 0 to +70 °C | | SAF-C167CR-16F-LM | 40 to +85 °C | | Storage temperature (T <sub>ST</sub> ) | – 65 to +125 °C | | Voltage on $V_{\rm CC}$ pins with respect to ground $(V_{\rm SS})$ | –0.5 to +6.5 V | | Voltage on any pin with respect to ground $(V_{\rm SS})$ | –0.5 to $V_{\rm CC}$ +0.5 V | | Input current on any pin during overload condition | 10 to +10 mA | | Absolute sum of all input currents during overload condition | 100 mA | | Power dissipation | 1.5 W | | | | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{\rm IN} > V_{\rm CC}$ or $V_{\rm IN} < V_{\rm SS}$ ) the voltage on pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the Absolute Maximum Ratings. #### **Parameter Interpretation** The parameters listed in the following partly represent the characteristics of the C167CR-16F and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol": ### CC (Controller Characteristics): The logic of the C167CR-16F will provide signals with the respective timing characteristics. ### SR (System Requirement): The external system must provide signals with the respective timing characteristics to the C167CR-16F. # **SIEMENS** ### **DC Characteristics** $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V; $f_{\rm CPU}$ = 20 MHz; Reset active $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM | Parameter | Symbol | Limit Values | | Unit | Test Condition | |------------------------------------------------------------------------------|-----------------------------|----------------------------------|------------------------------|--------|-----------------------------------------------------------------------| | | | min. | max. | 1 | | | Input low voltage<br>(TTL) | V <sub>IL</sub> SR | - 0.5 | 0.2 V <sub>CC</sub><br>- 0.1 | ٧ | - | | Input low voltage<br>(Special Threshold) | $V_{ILS}$ SR | - 0.5 | 2.0 | V | _ | | Input high voltage, all except RSTIN and XTAL1 (TTL) | V <sub>IH</sub> SR | 0.2 V <sub>CC</sub><br>+ 0.9 | $V_{\rm CC}$ + 0.5 | V | _ | | Input high voltage $\overline{RSTIN}$ | $V_{ m IH1}$ SR | $0.6~V_{ m cc}$ | $V_{\rm CC}$ + 0.5 | ٧ | _ | | Input high voltage XTAL1 | $V_{ m IH2}$ SR | $0.7~V_{ m cc}$ | $V_{\rm CC}$ + 0.5 | V | _ | | Input high voltage<br>(Special Threshold) | $V_{IHS}$ SR | 0.8 <i>V</i> <sub>CC</sub> - 0.2 | $V_{\rm CC}$ + 0.5 | V | _ | | Input Hysteresis<br>(Special Threshold) | HYS | 400 | - | mV | _ | | Output low voltage (PORT0, PORT1, Port 4, ALE, RD, WR, BHE, CLKOUT, RSTOUT) | V <sub>OL</sub> CC | _ | 0.45 | V | $I_{\rm OL}$ = 2.4 mA | | Output low voltage (all other outputs) | V <sub>OL1</sub> CC | _ | 0.45 | V | $I_{\rm OL1}$ = 1.6 mA | | Output high voltage (PORT0, PORT1, Port 4, ALE, RD, WR, BHE, CLKOUT, RSTOUT) | V <sub>OH</sub> CC | 0.9 V <sub>cc</sub><br>2.4 | _ | V | $I_{\rm OH} = -500 \ \mu {\rm A}$<br>$I_{\rm OH} = -2.4 \ {\rm mA}$ | | Output high voltage 1) (all other outputs) | $V_{OH1}$ CC | 0.9 V <sub>CC</sub><br>2.4 | _ | V<br>V | $I_{\rm OH} = -250 \; \mu {\rm A}$<br>$I_{\rm OH} = -1.6 \; {\rm mA}$ | | Input leakage current (Port 5) | I <sub>OZ1</sub> CC | _ | ±200 | nA | $0.45 \text{V} < V_{\text{IN}} < V_{\text{CC}}$ | | Input leakage current (all other) | $I_{\rm OZ2}$ CC | _ | ±500 | nA | $0.45 \text{V} < V_{\text{IN}} < V_{\text{CC}}$ | | Overload current | $I_{OV}$ SR | _ | ±5 | mA | 5) 8) | | RSTIN pullup resistor | $R_{RST}$ CC | 50 | 250 | kΩ | _ | | Read/Write inactive current 4) | $I_{\rm RWH}$ <sup>2)</sup> | _ | -40 | μΑ | $V_{OUT}$ = 2.4 V | | Read/Write active current 4) | $I_{RWL}$ 3) | -500 | _ | μΑ | $V_{\mathrm{OUT}} = V_{\mathrm{OLmax}}$ | | ALE inactive current 4) | I <sub>ALEL</sub> 2) | _ | 40 | μΑ | $V_{\mathrm{OUT}} = V_{\mathrm{OLmax}}$ | | ALE active current 4) | $I_{ALEH}$ 3) | 500 | _ | μΑ | $V_{\mathrm{OUT}}$ = 2.4 V | | Port 6 inactive current 4) | I <sub>P6H</sub> 2) | _ | -40 | μΑ | $V_{OUT}$ = 2.4 V | | Port 6 active current <sup>4)</sup> | $I_{P6L}$ 3) | -500 | _ | μΑ | $V_{\mathrm{OUT}} = V_{\mathrm{OL1max}}$ | | Parameter | Symbol | Limit ' | Values | Unit | Test Condition | |--------------------------------------------------------|--------------------|---------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | | | min. | max. | | | | PORT0 configuration current 4) | $I_{POH}$ 2) | _ | -10 | μΑ | $V_{IN} = V_{IHmin}$ | | | $I_{POL}$ 3) | -100 | _ | μΑ | $V_{IN} = V_{ILmax}$ | | XTAL1 input current | I <sub>IL</sub> CC | _ | ±20 | μΑ | 0 V < $V_{\rm IN}$ < $V_{\rm CC}$ | | Pin capacitance <sup>5)</sup> (digital inputs/outputs) | $C_{IO}$ CC | _ | 10 | pF | f = 1 MHz<br>T <sub>A</sub> = 25 °C | | Power supply current | $I_{\text{CC}}$ | _ | 30 +<br>7 * f <sub>CPU</sub> | mA | $\overline{\text{RSTIN}} = V_{\text{IL2}}$ $f_{\text{CPU}} \text{ in [MHz]}^{6)}$ | | Idle mode supply current | $I_{ID}$ | - | 30 +<br>2 * f <sub>CPU</sub> | mA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{CPU}} \text{ in [MHz]}^{6)}$ | | Power-down mode supply current | $I_{PD}$ | _ | 100 | μΑ | $V_{\rm CC}$ = 5.5 V $^{7)}$ | | $\overline{V_{ extsf{PP}}}$ read current | $I_{PPR}$ | _ | 200 | μΑ | $V_{\rm PP} > V_{\rm CC}$ | | $V_{PP}$ writing current | $I_{PPW}$ | _ | 50 | mA | $\begin{aligned} &\mathbf{f}_{\text{CPU}} = 20 \text{ MHz;} \\ &V_{\text{PP}} = 12 \text{ V; } 32\text{-bit} \\ &\text{programming} \end{aligned}$ | | $\overline{V_{ extsf{PP}}}$ during write/read | $V_{PP}$ | 11.4 | 12.6 | ٧ | | - 1) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry. - 2) The maximum current may be drawn while the respective signal line remains inactive. - 3) The minimum current must be drawn in order to drive the respective signal line active. - <sup>4)</sup> This specification is only valid during Reset, or during Hold- or Adapt-mode. Port 6 pins are only affected, if they are used for CS output and the open drain function is not enabled. - 5) Not 100% tested, guaranteed by design. - The supply current is a function of the operating frequency. This dependency is illustrated in the figure below. These parameters are tested at $V_{\rm CCmax}$ and 20 MHz CPU clock with all outputs disconnected and all inputs at $V_{\rm IL}$ or $V_{\rm IH}$ . - This parameter is tested including leakage currents. All inputs (including pins configured as inputs) at 0 V to 0.1 V or at $V_{\rm CC} = 0.1$ V to $V_{\rm CC}$ , $V_{\rm BEF} = 0$ V, all outputs (including pins configured as outputs) disconnected. - <sup>8)</sup> Overload conditions occur if the standard operatings conditions are exceeded, ie. the voltage on any pin exceeds the specified range (ie. $V_{\text{OV}} > V_{\text{CC}} + 0.5 \text{V}$ or $V_{\text{OV}} < V_{\text{SS}} 0.5 \text{V}$ ). The absolute sum of input overload currents on all port pins may not exceed **50 mA**. Figure 12 Supply/Idle Current as a Function of Operating Frequency ### A/D Converter Characteristics $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM 4.0 V $\leq V_{\rm AREF} \leq V_{\rm CC}$ +0.1 V ; $V_{\rm SS}$ -0.1 V $\leq V_{\rm AGND} \leq V_{\rm SS}$ +0.2 V | Parameter | Symbol | Limit ' | Values | Unit | Test Condition | | |-------------------------------------------------|----------------------|------------|--------------------------------------------|------|------------------------------------------|--| | | | min. | max. | | | | | Analog input voltage range | V <sub>AIN</sub> SR | $V_{AGND}$ | $V_{AREF}$ | ٧ | 1) | | | Sample time | t <sub>S</sub> CC | _ | 2 t <sub>SC</sub> | | 2) 4) | | | Conversion time | t <sub>C</sub> CC | _ | 14 t <sub>CC</sub> + t <sub>S</sub> + 4TCL | | 3) 4) | | | Total unadjusted error | TUE CC | _ | ± 2 | LSB | 5) | | | Internal resistance of reference voltage source | R <sub>AREF</sub> SR | _ | <i>t</i> <sub>CC</sub> / 165 - 0.25 | kΩ | t <sub>CC</sub> in [ns] <sup>6) 7)</sup> | | | Internal resistance of analog source | R <sub>ASRC</sub> SR | _ | <i>t</i> <sub>S</sub> / 330 - 0.25 | kΩ | t <sub>s</sub> in [ns] <sup>2) 7)</sup> | | | ADC input capacitance | $C_{AIN}$ CC | _ | 33 | pF | 7) | | Sample time and conversion time of the C167CR-16F's A/D Converter are programmable. The table below should be used to calculate the above timings. | ADCON.15 14<br>(ADCTC) | Conversion clock $t_{\rm CC}$ | ADCON.13 12<br>(ADSTC) | Sample clock $t_{\rm SC}$ | |------------------------|-------------------------------|------------------------|---------------------------| | 00 | TCL * 24 | 00 | $t_{\rm CC}$ | | 01 | Reserved, do not use | 01 | t <sub>CC</sub> * 2 | | 10 | TCL * 96 | 10 | t <sub>CC</sub> * 4 | | 11 | TCL * 48 | 11 | t <sub>CC</sub> * 8 | SIEMENS C167CR-16F #### **Notes** $V_{ m AIN}$ may exceed $V_{ m AGND}$ or $V_{ m AREF}$ up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. - During the sample time the input capacitance $C_{\rm I}$ can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within $t_{\rm S}$ . After the end of the sample time $t_{\rm S}$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock $t_{\rm SC}$ depend on programming and can be taken from the table above. - This parameter includes the sample time t<sub>S</sub>, the time for determining the digital result and the time to load the result register with the conversion result. Values for the conversion clock t<sub>CC</sub> depend on programming and can be taken from the table above. - <sup>1)</sup> This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum. - 5) TUE is tested at V<sub>AREF</sub>=5.0V, V<sub>AGND</sub>=0V, V<sub>CC</sub>=4.9V. It is guaranteed by design for all other voltages within the defined voltage range. Please note that this test condition for V<sub>AREF</sub> represents a stress situation which should be avoided during normal operation. - The specified TUE is guaranteed only if an overload condition (see $I_{OV}$ specification) occurs on maximum 2 not selected analog input pins and the absolute sum of input overload currents on all analog input pins does not exceed 10 mA. - During the reset calibration sequence the maximum TUE may be $\pm 4$ LSB. - Ouring the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference voltage source must allow the capacitance to reach its respective voltage level within t<sub>CC</sub>. The maximum internal resistance results from the programmed conversion timing. Please note that the given formula applies for direct supply of V<sub>AREF</sub>. The internal resistance of the analog voltage source can be increased by providing a support capacitance close to the V<sub>AREF</sub> pin. - 7) Not 100% tested, guaranteed by design. ### **Testing Waveforms** AC inputs during testing are driven at 2.4 V for a logic '1' and 0.45 V for a logic '0'. Timing measurements are made at $V_{\rm IH}$ min for a logic '1' and $V_{\rm IL}$ max for a logic '0'. Figure 13 Input Output Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, but begins to float when a 100 mV change from the loaded $V_{\rm OH}/V_{\rm OL}$ level occurs $(I_{\rm OH}/I_{\rm OL}=20~{\rm mA})$ . Figure 14 Float Waveforms # AC Characteristics Definition of Internal Timing The internal operation of the C167CR-16F is controlled by the internal CPU clock f<sub>CPU</sub>. Both edges of the CPU clock can trigger internal (eg. pipeline) or external (eg. bus cycles) operations. The specification of the external timing (AC Characteristics) therefore depends on the time between two consecutive edges of the CPU clock, called "TCL" (see figure below). Figure 15 Generation Mechanisms for the CPU Clock The CPU clock signal can be generated via different mechanisms. The duration of TCLs and their variation (and also the derived external timing) depends on the used mechanism to generate $f_{CPU}$ . This influence must be regarded when calculating the timings for the C167CR-16F. #### **Direct Drive** When pin P0.15 (P0H.7) is low ('0') during reset the on-chip phase locked loop is disabled and the CPU clock is directly driven from the internal oscillator with the input clock signal. The frequency of $f_{CPU}$ directly follows the frequency of $f_{XTAL}$ so the high and low time of $f_{CPU}$ (ie. the duration of an individual TCL) is defined by the duty cycle of the input clock $f_{XTAL}$ . The timings listed below that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. This minimum value can be calculated via the following formula: $$TCL_{min} = 1/f_{XTAL} * DC_{min}$$ (DC = duty cycle) For two consecutive TCLs the deviation caused by the duty cycle of $f_{XTAL}$ is compensated so the duration of 2TCL is always $1/f_{XTAL}$ . The minimum value $TCL_{min}$ therefore has to be used only once for timings that require an odd number of TCLs (1,3,...). Timings that require an even number of TCLs (2,4,...) may use the formula $2TCL = 1/f_{XTAL}$ . **Note:** The address float timings in Multiplexed bus mode ( $t_{11}$ and $t_{45}$ ) use the maximum duration of TCL (TCL<sub>max</sub> = $1/f_{XTAL}$ \* DC<sub>max</sub>) instead of TCL<sub>min</sub>. #### **Phase Locked Loop** When pin P0.15 (P0H.7) is high ('1') during reset the on-chip phase locked loop is enabled and provides the CPU clock. The PLL multiplies the input frequency by 4 (ie. $f_{CPU} = f_{XTAL} * 4$ ). With every fourth transition of $f_{XTAL}$ the PLL circuit synchronizes the CPU clock to the input clock. This synchronization is done smoothly, ie. the CPU clock frequency does not change abruptly. Due to this adaptation to the input clock the frequency of $f_{CPU}$ is constantly adjusted so it is locked to $f_{XTAL}$ . The slight variation causes a jitter of $f_{CPU}$ which also effects the duration of individual TCLs. The timings listed in the AC Characteristics that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. The actual minimum value for TCL depends on the jitter of the PLL. As the PLL is constantly adjusting its output frequency so it corresponds to the applied input frequency (crystal or oscillator) the relative deviation for periods of more than one TCL is lower than for one single TCL (see formula and figure below). For a period of N \* TCL the minimum value is computed using the corresponding deviation D<sub>N</sub>: $$(N \text{ TCL})_{\text{min}} = N \text{ TCL}_{\text{NOM}} * (1 - D_N / 100)$$ $D_N = \pm (4 - N / 15) \text{ [%]},$ where $N = \text{number of consecutive TCLs}$ and $1 \le N \le 40$ . So for a period of 3 TCLs (ie. N = 3): $D_3 = 4 - 3/15 = 3.8\%$ , and $(3TCL)_{min} = 3TCL_{NOM} * (1 - 3.8 / 100) = 3TCL_{NOM} * 0.962 (72.15 nsec @ <math>f_{CPU} = 20 \text{ MHz}$ ). This is especially important for bus cycles using waitstates and eg. for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (eg. pulse train generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is neglectible. Figure 16 Approximated Maximum PLL Jitter C167CR-16F # **SIEMENS** ### **AC Characteristics External Clock Drive XTAL1** $V_{\rm CC}$ = 5 V $\pm$ 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A} = 0 \text{ to } +70 \, {\rm ^{\circ}C}$ for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM | Parameter | Sym | bol | Direct Drive 1:1 | | PLL 1:4 | | Unit | |-------------------------|-----------------------|-----|---------------------|------------------|---------|------------------|------| | | | | min. | max. | min. | max. | | | Oscillator period | $t_{ m OSC}$ | SR | 50 | 1000 | 200 | 333 | ns | | High time | <i>t</i> <sub>1</sub> | SR | 23 <sup>1) 2)</sup> | _ | 10 | _ | ns | | Low time | $t_2$ | SR | 23 1) 2) | _ | 10 | _ | ns | | Rise time 3) | t <sub>3</sub> | SR | _ | 10 <sup>2)</sup> | _ | 10 <sup>2)</sup> | ns | | Fall time <sup>3)</sup> | <i>t</i> <sub>4</sub> | SR | _ | 10 <sup>2)</sup> | _ | 10 <sup>2)</sup> | ns | $<sup>^{1)}</sup>$ For temperatures above $T_{\rm A}$ = +85 °C the minimum value for $t_1$ and $t_2$ is 25 ns. $^{2)}$ The clock input signal must reach the defined levels $V_{\rm IL}$ and $V_{\rm IH2}$ . $^{3)}$ Not 100% tested, guaranteed by design. Figure 17 **External Clock Drive XTAL1** ### **Memory Cycle Variables** The timing tables below use three variables which are derived from the BUSCONx registers and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed. | Description | Symbol | Values | |------------------------------|------------------|-----------------------------| | ALE Extension | t <sub>A</sub> | TCL * <alectl></alectl> | | Memory Cycle Time Waitstates | $t_{\mathrm{C}}$ | 2TCL * (15 - <mctc>)</mctc> | | Memory Tristate Time | $t_{F}$ | 2TCL * (1 - <mttc>)</mttc> | ## AC Characteristics Multiplexed Bus $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_A = 0$ to +70 °C for SAB-C167CR-16F-LM $T_A = -40$ to +85 °C for SAF-C167CR-16F-LM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_{\rm L}$ (for Port 6, $\overline{\rm CS}$ ) = 100 pF ALE cycle time = 6 TCL + $2t_A$ + $t_C$ + $t_F$ (150 ns at 20 MHz CPU clock without waitstates) | Parameter | Syr | mbol | | PU Clock<br>0 MHz | Variable (<br>1/2TCL = 1 | Unit | | |-----------------------------------------------------------------------------------|-----------------------|------|---------------------|-------------------|-------------------------------|---------|----| | | | | min. | max. | min. | max. | | | ALE high time | t <sub>5</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | t <sub>6</sub> | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | Address hold after ALE | t <sub>7</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - $10 + t_A$ | _ | ns | | ALE falling edge to $\overline{\text{RD}}$ , WR (with RW-delay) | <i>t</i> <sub>8</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - $10 + t_A$ | _ | ns | | ALE falling edge to $\overline{\text{RD}}$ , WR (no RW-delay) | t <sub>9</sub> | CC | $-10 + t_{A}$ | _ | -10 + t <sub>A</sub> | _ | ns | | Address float after $\overline{\text{RD}}$ , WR (with RW-delay) | t <sub>10</sub> | CC | _ | 5 | - | 5 | ns | | Address float after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ (no RW-delay) | t <sub>11</sub> | CC | _ | 30 | - | TCL + 5 | ns | | RD, WR low time (with RW-delay) | t <sub>12</sub> | CC | 40 + t <sub>C</sub> | - | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD, WR low time (no RW-delay) | t <sub>13</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | # **SIEMENS** | Parameter | Symbol | | | PU Clock<br>0 MHz | | CPU Clock<br>1 to 20 MHz | Unit | |-----------------------------------------------------------------------------------|-----------------|----|---------------------|------------------------------------------|-------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>C</sub> | - | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | _ | 70<br>+ 2t <sub>A</sub> + t <sub>C</sub> | - | 4TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | - | 0 | - | ns | | Data float after RD | t <sub>19</sub> | SR | _ | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> | SR | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | _ | ns | | Data hold after WR | t <sub>23</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE rising edge after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ | t <sub>25</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | Address hold after WR 1) | t <sub>27</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE falling edge to CS | t <sub>38</sub> | CC | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | ns | | CS low to Valid Data In | t <sub>39</sub> | SR | _ | 55<br>+ t <sub>C</sub> + 2t <sub>A</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> + 2t <sub>A</sub> | ns | | $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ | t <sub>40</sub> | CC | 60 + t <sub>F</sub> | - | 3TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE fall. edge to RdCS, WrCS (with RW delay) | t <sub>42</sub> | CC | 20 + t <sub>A</sub> | _ | TCL - 5<br>+ t <sub>A</sub> | _ | ns | | ALE fall. edge to RdCS,<br>WrCS (no RW delay) | t <sub>43</sub> | CC | $-5 + t_A$ | _ | -5<br>+ t <sub>A</sub> | - | ns | | Address float after RdCS, WrCS (with RW delay) | t <sub>44</sub> | CC | _ | 0 | - | 0 | ns | | Address float after RdCS, WrCS (no RW delay) | t <sub>45</sub> | CC | _ | 25 | _ | TCL | ns | | RdCS to Valid Data In (with RW delay) | t <sub>46</sub> | SR | _ | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | ns | | Parameter | Syr | nbol | | CPU Clock<br>0 MHz | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |-------------------------------------|-----------------|------|---------------------|---------------------|--------------------------------------------|-------------------------------|------| | | | | min. | max. | min. | max. | | | RdCS to Valid Data In (no RW delay) | t <sub>47</sub> | SR | _ | 50 + t <sub>C</sub> | _ | 3TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS, WrCS Low Time (with RW delay) | t <sub>48</sub> | CC | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RdCS, WrCS Low Time (no RW delay) | t <sub>49</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | Data valid to WrCS | t <sub>50</sub> | CC | 35 + t <sub>C</sub> | _ | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Data hold after RdCS | t <sub>51</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RdCS | t <sub>52</sub> | SR | _ | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | ns | | Address hold after RdCS, WrCS | t <sub>54</sub> | CC | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | _ | ns | | Data hold after WrCS | t <sub>56</sub> | CC | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | _ | ns | <sup>1)</sup> It is guaranteed by design that read data are latched before the address changes. Figure 18-1 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Normal ALE Figure 18-2 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE Figure 18-3 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE Figure 18-4 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE # **SIEMENS** ### AC Characteristics Demultiplexed Bus $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , $\overline{\text{BHE}}$ , CLKOUT) = 100 pF $C_L$ (for Port 6, $\overline{CS}$ ) = 100 pF ALE cycle time = 4 TCL + $2t_A$ + $t_C$ + $t_F$ (100 ns at 20 MHz CPU clock without waitstates) | Parameter | Symbol | | 1 | PU Clock<br>) MHz | | CPU Clock<br>to 20 MHz | Unit | |-------------------------------------------------------------------------------------|-----------------------|----|----------------------|-----------------------------------------|-------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | | | ALE high time | $t_5$ | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | <i>t</i> <sub>6</sub> | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | ALE falling edge to $\overline{\text{RD}}$ , $\overline{\text{WR}}$ (with RW-delay) | <i>t</i> <sub>8</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to $\overline{RD}$ , $\overline{WR}$ (no RW-delay) | t <sub>9</sub> | CC | $-10 + t_{A}$ | _ | -10<br>+ t <sub>A</sub> | _ | ns | | RD, WR low time (with RW-delay) | t <sub>12</sub> | CC | 40 + t <sub>C</sub> | - | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD, WR low time (no RW-delay) | t <sub>13</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | $30 + t_{\rm C}$ | - | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | _ | $70 + 2t_{A} + t_{C}$ | _ | 4TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | - | 0 | _ | ns | | Data float after RD rising edge (with RW-delay 1) | t <sub>20</sub> | SR | _ | 35 + t <sub>F</sub> | _ | $2TCL - 15 + 2t_A + t_F^{1)}$ | ns | | Data float after $\overline{\text{RD}}$ rising edge (no RW-delay 1) | t <sub>21</sub> | SR | _ | 15 + t <sub>F</sub> | - | TCL - 10 + $2t_A + t_F^{(1)}$ | ns | | Data valid to WR | t <sub>22</sub> | CC | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | _ | ns | | Data hold after WR | t <sub>24</sub> | CC | 15 + t <sub>F</sub> | _ | TCL - 10 + t <sub>F</sub> | _ | ns | | ALE rising edge after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ | t <sub>26</sub> | CC | -10 + t <sub>F</sub> | - | -10<br>+ t <sub>F</sub> | _ | ns | ## C167CR-16F | Parameter | Symbol | | | PU Clock<br>0 MHz | | CPU Clock<br>1 to 20 MHz | Unit | |------------------------------------------------|-----------------|----|----------------------|------------------------------------------|-------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | | | Address hold after WR 2) | t <sub>28</sub> | CC | 0 + t <sub>F</sub> | _ | 0 + t <sub>F</sub> | _ | ns | | ALE falling edge to CS | t <sub>38</sub> | CC | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | ns | | CS low to Valid Data In | t <sub>39</sub> | SR | _ | 55<br>+ t <sub>C</sub> + 2t <sub>A</sub> | _ | 3TCL - 20<br>+ t <sub>C</sub> + 2t <sub>A</sub> | ns | | CS hold after RD, WR | t <sub>41</sub> | CC | 10 + t <sub>F</sub> | _ | TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE falling edge to RdCS, WrCS (with RW-delay) | t <sub>42</sub> | CC | 20 + t <sub>A</sub> | - | TCL - 5<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RdCS, WrCS (no RW-delay) | t <sub>43</sub> | CC | -5 + t <sub>A</sub> | _ | -5<br>+ t <sub>A</sub> | _ | ns | | RdCS to Valid Data In (with RW-delay) | t <sub>46</sub> | SR | _ | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS to Valid Data In (no RW-delay) | t <sub>47</sub> | SR | _ | 50 + t <sub>C</sub> | _ | 3TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS, WrCS Low Time (with RW-delay) | t <sub>48</sub> | CC | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RdCS, WrCS Low Time (no RW-delay) | t <sub>49</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | Data valid to WrCS | t <sub>50</sub> | CC | 35 + t <sub>C</sub> | _ | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Data hold after RdCS | t <sub>51</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RdCS (with RW-delay) | t <sub>53</sub> | SR | _ | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | ns | | Data float after RdCS (no RW-delay) | t <sub>68</sub> | SR | _ | 5 + t <sub>F</sub> | _ | TCL - 20<br>+ t <sub>F</sub> | ns | | Address hold after RdCS, WrCS | t <sub>55</sub> | CC | -10 + t <sub>F</sub> | _ | -10<br>+ t <sub>F</sub> | _ | ns | | Data hold after WrCS | t <sub>57</sub> | СС | 10 + t <sub>F</sub> | _ | TCL - 15<br>+ t <sub>F</sub> | - | ns | $<sup>^{1)}</sup>$ RW-delay and $t_{\rm A}$ refer to the next following bus cycle. $^{2)}$ It is guaranteed by design that read data are latched before the address changes. Figure 19-1 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE Figure 19-2 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE Figure 19-3 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Normal ALE Figure 19-4 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Extended ALE # **SIEMENS** # AC Characteristics CLKOUT and READY $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_1$ (for Port 6, $\overline{CS}$ ) = 100 pF | Parameter | Symbol | | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | | |-----------------------------------------------------------------|-----------------|----|-----------|-------------------------------------------------------------------|-----------|--------------------------------------------|----|--| | | | | min. | max. | min. | max. | | | | CLKOUT cycle time | t <sub>29</sub> | CC | 50 | 50 | 2TCL | 2TCL | ns | | | CLKOUT high time | t <sub>30</sub> | CC | 20 | _ | TCL - 5 | _ | ns | | | CLKOUT low time | t <sub>31</sub> | CC | 15 | _ | TCL - 10 | _ | ns | | | CLKOUT rise time | t <sub>32</sub> | CC | _ | 5 | _ | 5 | ns | | | CLKOUT fall time | t <sub>33</sub> | CC | _ | 5 | _ | 5 | ns | | | CLKOUT rising edge to ALE falling edge | t <sub>34</sub> | CC | $0 + t_A$ | 10 + t <sub>A</sub> | $0 + t_A$ | 10 + t <sub>A</sub> | ns | | | Synchronous READY setup time to CLKOUT | t <sub>35</sub> | SR | 15 | _ | 15 | _ | ns | | | Synchronous READY hold time after CLKOUT | t <sub>36</sub> | SR | 0 | _ | 0 | _ | ns | | | Asynchronous READY low time | t <sub>37</sub> | SR | 65 | _ | 2TCL + 15 | - | ns | | | Asynchronous READY setup time 1) | t <sub>58</sub> | SR | 15 | _ | 15 | - | ns | | | Asynchronous READY hold time 1) | t <sub>59</sub> | SR | 0 | _ | 0 | - | ns | | | Async. READY hold time after RD, WR high (Demultiplexed Bus) 2) | t <sub>60</sub> | SR | 0 | 0<br>+ 2t <sub>A</sub> + t <sub>C</sub><br>+ t <sub>F</sub><br>2) | 0 | TCL - 25<br>+ $2t_A + t_C + t_F$ | ns | | <sup>1)</sup> These timings are given for test purposes only, in order to assure recognition at a specific clock edge. Demultiplexed bus is the worst case. For multiplexed bus 2TCL are to be added to the maximum values. This adds even more time for deactivating READY. The 2t<sub>A</sub> and t<sub>C</sub> refer to the next following bus cycle, t<sub>F</sub> refers to the current bus cycle. Figure 20 CLKOUT and READY - 1) Cycle as programmed, including MCTC waitstates (Example shows 0 MCTC WS). - 2) The leading edge of the respective command depends on RW-delay. - READY sampled HIGH at this sampling point generates a READY controlled waitstate, READY sampled LOW at this sampling point terminates the currently running bus cycle. - 4) READY may be deactivated in response to the trailing (rising) edge of the corresponding command (RD or WR). - If the Asynchronous $\overline{\text{READY}}$ signal does not fulfill the indicated setup and hold times with respect to CLKOUT (eg. because CLKOUT is not enabled), it must fulfill $t_{37}$ in order to be safely synchronized. This is guaranteed, if READY is removed in reponse to the command (see Note 4). - Multiplexed bus modes have a MUX waitstate added after a bus cycle, and an additional MTTC waitstate may be inserted here. - For a multiplexed bus with MTTC waitstate this delay is 2 CLKOUT cycles, for a demultiplexed bus without MTTC waitstate this delay is zero. - 7) The next external bus cycle may start here. C167CR-16F # **SIEMENS** # AC Characteristics External Bus Arbitration $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16F-LM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16F-LM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , $\overline{\text{BHE}}$ , CLKOUT) = 100 pF $C_{\rm L}$ (for Port 6, $\overline{\rm CS}$ ) = 100 pF | Parameter | Syn | nbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | |---------------------------------------|-----------------|------|------|----------------------------|------|--------------------------------------------|----| | | | | min. | max. | min. | max. | | | HOLD input setup time to CLKOUT | t <sub>61</sub> | SR | 20 | _ | 20 | - | ns | | CLKOUT to HLDA high or BREQ low delay | t <sub>62</sub> | CC | _ | 20 | _ | 20 | ns | | CLKOUT to HLDA low or BREQ high delay | t <sub>63</sub> | CC | _ | 20 | _ | 20 | ns | | CSx release | t <sub>64</sub> | CC | _ | 20 | _ | 20 | ns | | CSx drive | t <sub>65</sub> | CC | -5 | 25 | -5 | 25 | ns | | Other bus signals release | t <sub>66</sub> | CC | - | 20 | - | 20 | ns | | Other bus signals drive | t <sub>67</sub> | CC | -5 | 25 | -5 | 25 | ns | Figure 21 External Bus Arbitration, Releasing the Bus - 1) The C167CR-16F will complete the currently running bus cycle before granting bus access. - <sup>2)</sup> This is the first possibility for $\overline{\text{BREQ}}$ to get active. - <sup>3)</sup> The $\overline{\rm CS}$ outputs will be resistive high (pullup) after $t_{\rm 64}$ . Figure 22 External Bus Arbitration, (Regaining the Bus) - This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the C167CR-16F requesting the bus. - <sup>2)</sup> The next C167CR-16F driven bus cycle may start here. ### **Package Outline** Figure 23 ### **Sorts of Packing** Package outlines for tubes, trays, etc. are contained in our Data Book "Package Information"