# MCS®-51 **8-BIT CONTROL-ORIENTED MICROCOMPUTERS** 8031/8051 8031AH/8051AH 8032AH/8052AH 8751H/8751H-8 - **■** High Performance HMOS Process - Internal Timers/Event Counters - 2-Level Interrupt Priority Structure - 32 I/O Lines (Four 8-Bit Ports) - 64K Program Memory Space - Security Feature Protects EPROM Parts **Against Software Piracy** - **■** Boolean Processor - Bit-Addressable RAM - Programmable Full Duplex Serial Channel - **111 Instructions (64 Single-Cycle)** - 64K Data Memory Space The MCS®-51 products are optimized for control applications. Byte-processing and numerical operations on small data structures are facilitated by a variety of fast addressing modes for accessing the internal RAM. The instruction set provides a convenient menu of 8-bit arithmetic instructions, including multiply and divide instructions. Extensive on-chip support is provided for one-bit variables as a separate data type, allowing direct bit manipulation and testing in control and logic systems that require Boolean processing. The 8051 is the original member of the MCS-51 family. The 8051AH is identical to the 8051, but it is fabricated with HMOS II technology. The 8751H is an EPROM version of the 8051AH; that is, the on-chip Program Memory can be electrically programmed, and can be erased by exposure to ultraviolet light. It is fully compatible with its predecessor, the 8751-8, but incorporates two new features: a Program Memory Security bit that can be used to protect the EPROM against unauthorized read-out, and a programmable baud rate modification bit (SMOD). The 8751H-8 is identical to the 8751H but only operates up to 8 MHz. The 8052AH is an enhanced version of the 8051AH. It is backwards compatible with the 8051AH and is fabricated with HMOS II technology. The 8052AH enhancements are listed in the table below. Also refer to this table for the ROM, ROMless, and EPROM versions of each product. | Device | Internal N | <b>Memory</b> | Timers/ | Interrupts | | |---------|--------------|---------------|----------------|------------|--| | Device | Program | Data | Event Counters | | | | 8052AH | 8K x 8 ROM | 256 x 8 RAM | 3 x 16-Bit | 6 | | | 8051AH | 4K x 8 ROM | 128 x 8 RAM | 2 x 16-Bit | 5 | | | 8051 | 4K x 8 ROM | 128 x 8 RAM | 2 x 16-Bit | 5 | | | 8032AH | none | 256 x 8 RAM | 3 x 16-Bit | 6 | | | 8031AH | none | 128 x 8 RAM | 2 x 16-Bit | 5 | | | 8031 | none | 128 x 8 RAM | 2 x 16-Bit | - 5 | | | 8751H | 4K x 8 EPROM | 128 x 8 RAM | 2 x 16-Bit | 5 | | | 8751H-8 | 4K x 8 EPROM | 128 x 8 RAM | 2 x 16-Bit | 5 | | October 1988 Order Number: 270048-004 Datasheet 4U.com Figure 1. MCS®-51 Block Diagram #### **PACKAGES** | I AONAGES | • | | |-------------------|-------------|----------------------------------------------------| | Part | Prefix | Package Type | | 8051AH/<br>8031AH | P<br>D<br>N | 40-Pin Plastic DIP<br>40-Pin CERDIP<br>44-Pin PLCC | | 8052AH/<br>8032AH | P<br>D<br>N | 40-Pin Plastic DIP<br>40-Pin CERDIP<br>44-Pin PLCC | | 8751H/<br>8751H-8 | D<br>R | 40-Pin CERDIP<br>44-Pin LCC | # PIN DESCRIPTIONS Vcc: Supply voltage. Vss: Circuit ground. Port 0: Port 0 is an 8-bit open drain bidirectional I/O port. As an output port each pin can sink 8 LS TTL inputs. Port 0 pins that have 1s written to them float, and in that state can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external Program and Data Memory. In this application it uses strong internal pullups when emitting 1s and can source and sink 8 LS TTL inputs. Port 0 also receives the code bytes during programming of the EPROM parts, and outputs the code bytes during program verification of the ROM and EPROM parts. External pullups are required during program verification. Figure 2. MCS®-51 Connections Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pullups. The Port 1 output buffers can sink/ source 4 LS TTL inputs. Port 1 pins that have 1s written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current (I<sub>IL</sub> on the data sheet) because of the internal pullups. Port 1 also receives the low-order address bytes during programming of the EPROM parts and during program verification of the ROM and EPROM parts. In the 8032AH and 8052AH, Port 1 pins P1.0 and P1.1 also serve the T2 and T2EX functions, respectively. Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pullups. The Port 2 output buffers can sink/ source 4 LS TTL inputs. Port 2 pins that have 1s written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current (I<sub>IL</sub> on the data sheet) because of the internal pullups. Port 2 emits the high-order address byte during fetches from external Program Memory and during accesses to external Data Memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pullups when emitting 1s. Dur- ing accesses to external Data Memory that use 8-bit addresses (MOVX @Ri), Port 2 emits the contents of the P2 Special Function Register. Port 2 also receives the high-order address bits during programming of the EPROM parts and during program verification of the ROM and EPROM parts. Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pullups. The Port 3 output buffers can sink/ source 4 LS TTL inputs. Port 3 pins that have 1s written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current (I<sub>IL</sub> on the data sheet) because of the pullups. Port 3 also serves the functions of various special features of the MCS-51 Family, as listed below: | Port<br>Pin | Alternative Function | |-------------|----------------------------------------| | P3.0 | RXD (serial input port) | | P3.1 | TXD (serial output port) | | P3.2 | INTO (external interrupt 0) | | P3.3 | INT1 (external interrupt 1) | | P3.4 | T0 (Timer 0 external input) | | P3.5 | T1 (Timer 1 external input) | | P3.6 | WR (external data memory write strobe) | | P3.7 | RD (external data memory read strobe) | RST: Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. ALE/PROG: Address Latch Enable output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during programming of the EPROM parts. In normal operation ALE is emitted at a constant rate of ½ the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external Data Memory. **PSEN:** Program Store Enable is the read strobe to external Program Memory. When the device is executing code from external Program Memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external Data Memory. EA/Vpp: External Access enable EA must be strapped to V<sub>SS</sub> in order to enable any MCS-51 device to fetch code from external Program memory locations starting at 0000H up to FFFFH. EA must be strapped to V<sub>CC</sub> for internal program execution. Note, however, that if the Security Bit in the EPROM devices is programmed, the device will not fetch code from any location in external Program Memory. This pin also receives the 21V programming supply voltage (VPP) during programming of the EPROM parts. Figure 3. Oscillator Connections XTAL1: Input to the inverting oscillator amplifier. XTAL2: Output from the inverting oscillator amplifier. #### **OSCILLATOR CHARACTERISTICS** XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator, as shown in Figure 3. Either a quartz crystal or ceramic resonator may be used. More detailed information concerning the use of the on-chip oscillator is available in Application Note AP-155, "Oscillators for Microcontrollers." To drive the device from an external clock source, XTAL1 should be grounded, while XTAL2 is driven, as shown in Figure 4. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum high and low times specified on the Data Sheet must be observed. Figure 4. External Drive Configuration #### **DESIGN CONSIDERATIONS** If an 8751BH or 8752BH may replace an 8751H in a future design, the user should carefully compare both data sheets for DC or AC Characteristic differences. Note that the $V_{IH}$ and $I_{IH}$ specifications for the $\overline{EA}$ pin differ significantly between the devices. Exposure to light when the EPROM device is in operation may cause logic errors. For this reason, it is suggested that an opaque label be placed over the window when the die is exposed to ambient light. #### **ABSOLUTE MAXIMUM RATINGS\*** \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. D.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = 5V \pm 10\%$ ; $V_{SS} = 0V$ | | IARACTERISTICS T <sub>A</sub> = 0°C to 70°C; V <sub>CC</sub> | | | | | |------------------|---------------------------------------------------------------------------------------|------|--------------------------|--------------------------|--------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | VIL | Input Low Voltage (Except EA Pin of 8751H & 8751H-8) | -0,5 | 0.8 | ,V | | | V <sub>IL1</sub> | Input Low Voltage to EA Pin of<br>8751H & 8751H-8 | 0 | 0.7 | ٧ | | | V <sub>IH</sub> | Input High Voltage (Except XTAL2,<br>RST) | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage to XTAL2, RST | 2,5 | V <sub>CC</sub> + 0.5 | ٧. | XTAL1 = VSS | | VOL | Output Low Voltage (Ports 1, 2, 3)* | | 0.45 | V | $I_{OL} = 1.6 \text{mA}$ | | V <sub>OL1</sub> | Output Low Voltage (Port 0, ALE, PSEN)* | | | | · | | | 8751H, 8751H-8 | | 0.60<br>0.45 | V | I <sub>OL</sub> = 3.2 mA<br>I <sub>OL</sub> = 2.4 mA | | | All Others | _ | 0.45 | ٧ | $I_{OL} = 3.2 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage (Ports 1, 2, 3, ALE, PSEN) | 2.4 | | ٧ | $I_{OH} = -80 \mu A$ | | V <sub>OH1</sub> | Output High Voltage (Port 0 in External Bus Mode) | 2.4 | | V | $I_{OH} = -400 \mu\text{A}$ | | կլ | Logical 0 Input Current (Ports 1, 2, 3,<br>RST) 8032AH, 8052AH<br>All Others | | 800<br>500 | μA<br>μA | V <sub>IN</sub> = 0.45V<br>V <sub>IN</sub> = 0.45V | | I <sub>IL1</sub> | Logical 0 Input Current to EA Pin of<br>8751H & 8751H-8 Only | | 15 | mA <sup>.</sup> | $V_{IN} = 0.45V$ | | I <sub>IL2</sub> | Logical 0 Input Current (XTAL2) | | -3.2 | mA | $V_{IN} = 0.45V$ | | ևլ | Input Leakage Current (Port 0)<br>8751H & 8751H-8<br>All Others | | ±100<br>±10 | μ <b>Α</b><br>μ <b>Α</b> | 0.45 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub><br>0.45 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | Ін | Logical 1 Input Current to EA Pin of 8751H & 8751H-8 | | 500 | μΑ | V <sub>IN</sub> = 2.4V | | l <sub>IH1</sub> | Input Current to RST to Activate Reset | | 500 | μΑ | $V_{IN} < (V_{CC} - 1.5V)$ | | ICC | Power Supply Current:<br>8031/8051<br>8031AH/8051AH<br>8032AH/8052AH<br>8751H/8751H-8 | | 160<br>125<br>175<br>250 | mA<br>mA<br>mA | All Outputs Disconnected; EA = VCC | | C <sub>IO</sub> | Pin Capacitance | | 10 | pF | Test freq = 1 MHz | #### \*NOTE Capacitive loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE line may exceed 0.8V. In such cases it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. # **A.C. CHARACTERISTICS** $T_A=0$ °C to +70°C; $V_{CC}=5V\pm10\%$ ; $V_{SS}=0V$ ; Load Capacitance for Port 0, ALE, and PSEN = 100 pF; Load Capacitance for All Other Outputs = 80 pF | 0h al | Devenden | 12 MHz Os | scillator | Variable C | <b>D</b> scillator | Units | |---------|----------------------------------------------------|------------|------------|------------------------|--------------------------|----------| | Symbol | Parameter | Min | Max | Min | Max | Oints | | 1/TCLCL | Oscillator Frequency | | | 3.5 | 12.0 | MHz | | TLHLL | ALE Pulse Width | 127 | | 2TCLCL-40 | | ns | | TAVLL | Address Valid to ALE Low | 43 | | TCLCL-40 | | ns | | TLLAX | Address Hold after ALE Low | 48 . | | TCLCL-35 | - | ^ns | | TLLIV | ALE Low to Valid Instr In<br>8751H<br>All Others | | 183<br>233 | | 4TCLCL-150<br>4TCLCL-100 | ns<br>ns | | TLLPL | ALE Low to PSEN Low | 58 | | TCLCL-25 | | ns | | TPLPH | PSEN Pulse Width<br>8751H<br>All Others | 190<br>215 | · | 3TCLCL-60<br>3TCLCL-35 | | ns<br>ns | | TPLIV | PSEN Low to Valid Instr In<br>8751H<br>All Others | | 100<br>125 | | 3TCLCL 150<br>3TCLCL 125 | ns<br>ns | | TPXIX | Input Instr Hold after PSEN | 0 | | 0 | | ns | | TPXIZ | Input Instr Float after PSEN | | 63 | | TCLCL-20 | ns | | TPXAV | PSEN to Address Valid | 75 | | TCLCL-8 | | ns | | TAVIV | Address to Valid Instr In<br>8751H<br>All Others | | 267<br>302 | | 5TCLCL-150<br>5TCLCL-115 | ns<br>ns | | TPLAZ | PSEN Low to Address Float | | 20 | | 20 | ns | | TRLRH | RD Pulse Width | 400 | | 6TCLCL-100 | | ns | | TWLWH | WR Pulse Width | 400 | | 6TCLCL-100 | | ns | | TRLDV | RD Low to Valid Data In | | 252 | | 5TCLCL - 165 | ns | | TRHDX | Data Hold after RD | 0 | <u> </u> | 0 | | ns | | TRHDZ | Data Float after RD | | 97 | | 2TCLCL-70 | ns | | TLLDV | ALE Low to Valid Data In | | 517 | | 8TCLCL-150 | ns | | TAVDV | Address to Valid Data In | <u> </u> | 585 | | 9TCLCL - 165 | ns | | TLLWL | ALE Low to RD or WR Low | 200 | 300 | 3TCLCL-50 | 3TCLCL+50 | ns | | TAVWL | Address to RD or WR Low | 203 | | 4TCLCL-130 | | ns | | TQVWX | Data Valid to WR Transition<br>8751H<br>All Others | 13<br>23 | | TCLCL-70<br>TCLCL-60 | | ns<br>ns | | TQVWH | Data Valid to WR High | 433 | <u> </u> | 7TCLCL - 150 | | ns | | TWHQX | Data Hold after WR | 33 | | TCLCL-50 | | ns | | TRLAZ | RD Low to Address Float | | 20 | | 20 | ns | | TWHLH | RD or WR High to ALE High<br>8751H<br>All Others | 33<br>43 | 133<br>123 | TCLCL-50<br>TCLCL-40 | TCLCL+50<br>TCLCL+40 | ns<br>ns | NOTE: \*This table does not include the 8751-8 A.C. characteristics (see next page). This Table is only for the 8751H-8 A.C. CHARACTERISTICS $T_A = 0$ °C to +70°C; $V_{CC} = 5V \pm 10\%$ ; $V_{SS} = 0V$ ; Load Capacitance for Port 0, ALE, and PSEN = 100 pF; Load Capacitance for All Other Outputs = 80 pF | Symbol | Parameter | 8 MHz Oscillator | | Variable C | Units | | |----------|------------------------------|------------------|-----|------------|--------------|------| | Syllibol | raidilietei | Min | Max | Min | Max | | | 1/TCLCL | Oscillator Frequency | | | 3.5 | 0,8 | ~MHz | | TLHLL | ALE Pulse Width | 210 | | 2TCLCL-40 | | ns | | TAVLL | Address Valid to ALE Low | 85 | | TCLCL-40 | | ns | | TLLAX | Address Hold after ALE Low | 90 | _ | TCLCL-35 | | ns | | TLLIV | ALE Low to Valid Instr In | | 350 | | 4TCLCL-150 | ns | | TLLPL | ALE Low to PSEN Low | 100 | | TCLCL-25 | | ns | | TPLPH | PSEN Pulse Width | 315 | | 3TCLCL-60 | | ns | | TPLIV | PSEN Low to Valid Instr In | | 225 | | 3TCLCL-150 | ns | | TPXIX | Input Instr Hold after PSEN | . 0 | | 0 | · | ns | | TPXIZ | Input Instr Float after PSEN | , | 105 | | TCLCL-20 | ns | | TPXAV | PSEN to Address Valid | 117 | | TCLCL-8 | | ns | | TAVIV | Address to Valid Instr In | | 475 | | 5TCLCL-150 | ns | | TPLAZ | PSEN Low to Address Float | | 20 | | . 20 | ns | | TRLRH | RD Pulse Width | 650 | | 6TCLCL-100 | | ns | | TWLWH | WR Pulse Width | 650 | | 6TCLCL-100 | | ns | | TRLDV | RD Low to Valid Data In | | 460 | | 5TCLCL - 165 | ns | | TRHDX | Data Hold after RD | 0 | | 0 | | ns | | TRHDZ | Data Float after RD | | 180 | | 2TCLCL-70 | ns | | TLLDV | ALE Low to Valid Data In | | 850 | | 8TCLCL - 150 | ns | | TAVDV | Address to Valid Data In | | 960 | | 9TCLCL - 165 | ns | | TLLWL | ALE Low to RD or WR Low | 325 | 425 | 3TCLCL-50 | 3TCLCL+50 | ns | | TAVWL | Address to RD or WR Low | 370 | | 4TCLCL-130 | | ns | | TQVWX | Data Valid to WR Transition | 55 | | TCLCL-70 | | ns | | TQVWH | Data Valid to WR High | 725 | | 7TCLCL-150 | | ns | | TWHQX | Data Hold after WR | 75 | | TCLCL-50 | | ns | | TRLAZ | RD Low to Address Float | | 20 | | 20 | ns | | TWHLH | RD or WR High to ALE High | 75 | 175 | TCLCL-50 | TCLCL+50 | ns | **EXTERNAL DATA MEMORY READ CYCLE** T-49-19-07 #### **EXTERNAL DATA MEMORY WRITE CYCLE** # SERIAL PORT TIMING—SHIFT REGISTER MODE Test Conditions: TA = 0°C to 70°C; VCC = 5V ±10%; VSS = 0V; Load Capacitance = 80 pF | Symbol | Parameter | 12 MHz Oscillator | | Variable Oscillator | | Units | |--------|---------------------------------------------|-------------------|-----|---------------------|---------------------------------------|--------| | | - unumotor | Min | Max | Min | Max | Oillis | | TXLXL | Serial Port Clock Cycle Time | 1.0 | | 12TCLCL | | μs | | TQVXH | Output Data Setup to Clock Rising<br>Edge | 700 | | 10TCLCL-133 | · · · · · · · · · · · · · · · · · · · | ns | | TXHQX | Output Data Hold after Clock<br>Rising Edge | 50 | | 2TCLCL-117 | | - ns | | TXHDX | Input Data Hold after Clock Rising<br>Edge | 0 | | 0 | · | ns | | TXHDV | Clock Rising Edge to Input Data .<br>Valid | | 700 | | 10TCLCL-133 | ns | # SHIFT REGISTER TIMING WAVEFORMS intel # **EXTERNAL CLOCK DRIVE** | Symbol | Parameter - | Min | Max | Units | |---------|--------------------------------------------------|------------|---------|------------| | 1/TCLCL | Oscillator Frequency (except 8751H-8)<br>8751H-8 | 3.5<br>3.5 | 12<br>8 | MHz<br>MHz | | TCHCX | Hìgh Time | 20 | | ns | | TCLCX | Low Time | 20 | | ns | | TCLCH | Rise Time | | 20 | ns | | TCHCL | Fall Time | | 20 - | ns | ## **EXTERNAL CLOCK DRIVE WAVEFORM** ## A.C. TESTING INPUT, OUTPUT WAVEFORM 270048-11 A.C. Testing: Inputs are driven at 2.4V for a Logic "1" and 0.45V for a Logic "0". Timing measurements are made at 2.0V for a Logic "1" and 0.8V for a Logic "0". #### **EPROM CHARACTERISTICS** **Table 3. EPROM Programming Modes** | Mode | RST | PSEN | ALE | EA | P2.7 | P2.6 | P2.5 | P2.4 | |--------------|-----|------|-----|-----|------|------|------|------| | Program | 1 | 0 | 0* | VPP | 1 | 0 | Х | Х | | Inhibit | 1 | 0 | 1 | Х | 1 | 0 | Х | X | | Verify | 1 | 0 | 1 | 1 | 0 | 0 | Х | Х | | Security Set | 1 | 0 | 0* | VPP | 1 | 1 | X | Х | #### NOTE: "1" = logic high for that pin "0" = logic low for that pin "X" = "don't care" # Programming the EPROM To be programmed, the part must be running with a 4 to 6 MHz oscillator. (The reason the oscillator needs to be running is that the internal bus is being used to transfer address and program data to appropriate internal registers.) The address of an EPROM location to be programmed is applied to Port 1 and pins P2.0–P2.3 of Port 2, while the code byte to be programmed into that location is applied to Port 0. The other Port 2 pins, and RST, PSEN, and EA should be held at the "Program" levels indicated in Table 3. ALE is **pulsed** low for 50 ms to program the code byte into the addressed EPROM location. The setup is shown in Figure 5. Normally $\overline{EA}$ is held at a logic high until just before ALE is to be pulsed. Then $\overline{EA}$ is raised to +21V, ALE is pulsed, and then $\overline{EA}$ is returned to a logic high. Waveforms and detailed timing specifications are shown in later sections of this data sheet. Figure 5. Programming Configuration "VPP" = $+21V \pm 0.5V$ \*ALE is pulsed low for 50 ms. Note that the EA/VPP pin must not be allowed to go above the maximum specified VPP level of 21.5V for any amount of time. Even a narrow glitch above that voltage level can cause permanent damage to the device. The VPP source should be well regulated and free of glitches. # **Program Verification** If the Security Bit has not been programmed, the onchip Program Memory can be read out for verification purposes, if desired, either during or after the programming operation. The address of the Program Memory location to be read is applied to Port 1 and pins P2.0–P2.3. The other pins should be held at the "Verify" levels indicated in Table 3. The contents of the addressed location will come out on Port 0. External pullups are required on Port 0 for this operation. The setup, which is shown in Figure 6, is the same as for programming the EPROM except that pin P2.7 is held at a logic low, or may be used as an active-low read strobe. Figure 6. Program Verification # **EPROM Security** The security feature consists of a "locking" bit which when programmed denies electrical access by any external means to the on-chip Program Memory. The bit is programmed as shown in Figure 7. The setup and procedure are the same as for normal EPROM programming, except that P2.6 is held at a logic high. Port 0, Port 1, and pins P2.0-P2.3 may be in any state. The other pins should be held at the "Security" levels indicated in Table 3. Once the Security Bit has been programmed, it can be cleared only by full erasure of the Program Memory. While it is programmed, the internal Program Memory can not be read out, the device can not be further programmed, and it can not execute out of external program memory. Erasing the EPROM, thus clearing the Security Bit, restores the device's full functionality. It can then be reprogrammed. #### **Erasure Characteristics** Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 Angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window. Figure 7. Programming the Security Bit The recommended erasure procedure is exposure to ultraviolet light (at 2537 Angstroms) to an integrated dose of at least 15 W-sec/cm². Exposing the EPROM to an ultraviolet lamp of 12,000 $\mu$ W/cm² rating for 20 to 30 minutes, at a distance of about 1 inch, should be sufficient. Erasure leaves the array in an all 1s state. #### **EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS** $T_A = 21^{\circ}C$ to 27°C; VCC = 5V $\pm 10\%$ ; VSS = 0V | Symbol | Parameter | Min | Max | Units | |---------|----------------------------|---------|---------|-------| | VPP | Programming Supply Voltage | 20,5 | 21,5 | ٧ | | IPP | Programming Supply Current | | 30 | mA | | 1/TCLCL | Oscillator Frequency | 4 | 6 | MHz | | TAVGL | Address Setup to PROG Low | 48TCLCL | | | | TGHAX | Address Hold after PROG | 48TCLCL | | | | TDVGL | Data Setup to PROG Low | 48TCLCL | | | | TGHDX | Data Hold after PROG | 48TCLCL | | | | TEHSH | P2.7 (ENABLE) High to VPP | 48TCLCL | | | | TSHGL | VPP Setup to PROG Low | 10 | | μs | | TGHSL | VPP Hold after PROG | 10 | | μs | | TGLGH | PROG Width | 45 | 55 | ms | | TAVQV | Address to Data Valid | | 48TCLCL | | | TELQV | ENABLE Low to Data Valid | | 48TCLCL | | | TEHQZ | Data Float after ENABLE | 0 | 48TCLCL | | EPROM PROGRAMMING AND VERIFICATION WAVEFORMS T-49-19-07 # **DATA SHEET REVISION SUMMARY** The following are the key differences between this and the -003 version of this data sheet: - 1. Introduction was expanded to include product descriptions. - 2. Package table was added. - 3. Design Considerations added. - 4. Test Conditions for $I_{\text{IL1}}$ and $I_{\text{IH}}$ specifications added to the DC Characteristics. - 5. Data Sheet Revision Summary added.