## FEATURES

10 MHz multiplying bandwidth Fast parallel interface ( 58 MSPS write cycle)
AD7528 upgrade (AD5428)
AD7547 upgrade (AD5447)
2.5 V to 5.5 V supply operation
$\pm 10 \mathrm{~V}$ reference input
20- and 24-lead TSSOP packages
Dual 8-, 10-, and 12-bit current output DACs
Guaranteed monotonic
4-quadrant multiplication
Power-on reset
Readback function
$0.5 \mu \mathrm{~A}$ typical current consumption

APPLICATIONS
Portable battery-powered applications
Waveform generators
Analog processing
Instrumentation applications
Programmable amplifiers and attenuators
Digitally controlled calibration
Programmable filters and oscillators
Composite video
Ultrasound
Gain, offset, and voltage trimming

FUNCTIONAL BLOCK DIAGRAM


Figure 1. AD5428/AD5440/AD5447

## GENERAL DESCRIPTION

The AD5428/AD5440/AD5447 ${ }^{1}$ are dual CMOS 8-, $10-$, and 12-bit current output digital-to-analog converters (DACs), respectively.

These devices operate from a 2.5 V to 5.5 V power supply, making them suited to battery-powered and other applications.

The DACs utilize data readback, allowing the user to read the contents of the DAC register via the DB pins. On power-up, the internal register and latches are filled with zeros and the DAC outputs are at zero scale.

As a result of manufacture on a CMOS submicron process, they offer excellent 4-quadrant multiplication characteristics, with large signal multiplying bandwidths of up to 10 MHz .

The applied external reference input voltage ( $\mathrm{V}_{\text {REF }}$ ) determines the full-scale output current. An integrated feedback resistor $\left(\mathrm{R}_{\mathrm{FB}}\right)$ provides temperature tracking and full-scale voltage output when combined with an external I-to-V precision amplifier.

The AD5428 is available in a small 20-lead TSSOP package, while the AD5440/AD5447 DACs are available in small 24-lead TSSOP packages.

[^0]Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD5428/AD5440/AD5447

## TABLE OF CONTENTS

Specifications .....  3
Timing Characteristics ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution .....  6
Pin Configurations and Function Descriptions ..... 7
Terminology ..... 10
Typical Performance Characteristics ..... 11
General Description ..... 16
Circuit Operation ..... 16
Single-Supply Applications. ..... 18
Positive Output Voltage ..... 19
Adding Gain ..... 19
Used as a Divider or Programmable Gain Element. ..... 19
Reference Selection ..... 20
Amplifier Selection ..... 20
Parallel Interface ..... 20
Microprocessor Interfacing ..... 20
PCB Layout and Power Supply Decoupling ..... 21
Evaluation Board for the DACs ..... 21
Power Supplies for the Evaluation board ..... 21
Bill of Materials ..... 25
Overview of AD54xx Devices ..... 26
Outline Dimensions ..... 27
Ordering Guide ..... 28

## REVISION HISTORY

7/04—Revision 0: Initial Version

## SPECIFICATIONS

Temperature range for Y version is $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }} \mathrm{A}=\mathrm{V}_{\text {REF }} \mathrm{B}=+10 \mathrm{~V}, \mathrm{AGND}=0 \mathrm{~V}$. All specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. DC performance measured with OP1177, AC performance with AD8038, unless otherwise noted.

Table 1.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Min \& Typ \& Max \& Unit \& Conditions \\
\hline \begin{tabular}{l}
STATIC PERFORMANCE \\
AD5428 \\
Resolution \\
Relative Accuracy \\
Differential Nonlinearity \\
AD5440 \\
Resolution \\
Relative Accuracy \\
Differential Nonlinearity \\
AD5447 \\
Resolution \\
Relative Accuracy \\
Differential Nonlinearity \\
Gain Error \\
Gain Error Temp Coefficient \({ }^{1}\) \\
Output Leakage Current
\end{tabular} \& \& \(\pm 5\) \& \[
\begin{aligned}
\& 8 \\
\& \pm 0.25 \\
\& \pm 1 \\
\& 10 \\
\& \pm 0.5 \\
\& \pm 1 \\
\& \\
\& 12 \\
\& \pm 1 \\
\& -1 /+2 \\
\& \pm 10 \\
\& \\
\& \pm 10 \\
\& \pm 25
\end{aligned}
\] \& \begin{tabular}{l}
Bits \\
LSB \\
LSB \\
Bits \\
LSB \\
LSB \\
Bits \\
LSB \\
LSB \\
m V \\
ppm FSR \(/{ }^{\circ} \mathrm{C}\) \\
nA \\
nA
\end{tabular} \& \begin{tabular}{l}
Guaranteed monotonic \\
Guaranteed monotonic \\
Guaranteed monotonic
\[
\begin{aligned}
\& \text { Data }=0000_{\mathrm{H}}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \\
\& \text { Data }=0000_{\mathrm{H} .} .
\end{aligned}
\]
\end{tabular} \\
\hline \begin{tabular}{l}
REFERENCE INPUT \({ }^{1}\) \\
Reference Input Range \\
\(V_{\text {Ref }} A, V_{\text {Ref }} B\) Input Resistance \\
\(V_{\text {ref }} A\) to \(V_{\text {ref }} B\) Input \\
Resistance Mismatch \\
\(R_{\text {FB }} A, R_{\text {FB }} B\) Input Resistance Input Capacitance \\
Code 0 \\
Code 4095
\end{tabular} \& \begin{tabular}{l}
8 \\
8
\end{tabular} \& \(\pm 10\)
10
1.6
10

3
5 \& 12
2.5
12

6

8 \& \begin{tabular}{l}
V <br>
k $\Omega$ <br>
\% <br>
k $\Omega$ <br>
pF <br>
pF

 \& 

Input resistance $\mathrm{TC}=-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br>
Typ $=25^{\circ} \mathrm{C}, \max =125^{\circ} \mathrm{C}$ <br>
Input resistance $\mathrm{TC}=-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
\end{tabular} <br>

\hline | DIGITAL INPUTS/OUTPUT ${ }^{1}$ Input High Voltage, $\mathrm{V}_{\mathbf{H}}$ Input Low Voltage, VIL |
| :--- |
| Input Leakage Current, IL Input Capacitance $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V Output Low Voltage, Vol Output High Voltage, Vон $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V Output Low Voltage, Vol Output High Voltage, Vон | \& | 1.7 |
| :--- |
| $V_{D D}-1$ |
| $V_{D D}-0.5$ | \& 4 \& \[

$$
\begin{aligned}
& 0.8 \\
& 0.7 \\
& 2 \\
& 10 \\
& 0.4 \\
& \\
& 0.4
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mathrm{pF} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \\
& \mathrm{~V} \\
& \mathrm{~V}
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{DD}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 2.7 \mathrm{~V}
\end{aligned}
$$
\]

$$
\begin{aligned}
& I_{\text {SIIK }}=200 \mu \mathrm{~A} \\
& \mathrm{I}_{\text {SOURCE }}=200 \mu \mathrm{~A}
\end{aligned}
$$

$$
\begin{aligned}
& \text { I SIIN }^{=200 \mu \mathrm{~A}} \\
& \text { I }_{\text {SOURCE }}=200 \mu \mathrm{~A}
\end{aligned}
$$ <br>

\hline | DYNAMIC PERFORMANCE ${ }^{1}$ |
| :--- |
| Reference Multiplying BW Output Voltage Settling Time $\begin{aligned} & \text { AD5428 } \\ & \text { AD5440 } \\ & \text { AD5447 } \end{aligned}$ | \& \& \[

$$
\begin{aligned}
& 10 \\
& 30 \\
& 35 \\
& 80 \\
& \hline
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 60 \\
& 70 \\
& 120
\end{aligned}
$$

\] \& | MHz |
| :--- |
| ns ns ns | \& | $\mathrm{V}_{\text {REF }}= \pm 3.5 \mathrm{~V}$, DAC loaded all 1 s |
| :--- |
| $\mathrm{V}_{\text {REF }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=100 \Omega, \mathrm{C}_{\text {LOAD }}=15 \mathrm{pF}$ |
| DAC latch alternatively loaded with 0 s and 1 s |
| Measured to $\pm 16 \mathrm{mV}$ of FS |
| Measured to $\pm 4 \mathrm{mV}$ of FS |
| Measured to $\pm 1 \mathrm{mV}$ of FS | <br>

\hline
\end{tabular}

## AD5428/AD5440/AD5447

| Parameter | Min | Typ | Max | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Delay |  | 20 | 40 | ns | Interface delay time |
| 10\% to 90\% Settling Time |  | 15 | 30 | Ns | Rise and fall time, $\mathrm{V}_{\text {REF }}=10 \mathrm{~V}, \mathrm{RLOAD}=100 \Omega$ |
| Digital-to-Analog Glitch Impulse |  | 2 |  | nV -s | 1 LSB change around major carry, $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |
| Multiplying Feedthrough Error |  |  | -75 | dB | DAC latches loaded with all 0 s . Reference $=10 \mathrm{kHz}$ |
| Output Capacitance |  |  |  |  |  |
| lout2 |  | 22 | 25 | pF | DAC latches loaded with all 0s |
|  |  | 10 | 12 | pF | DAC latches loaded with all 1s |
| lout 1 |  | 12 | 17 | pF | DAC latches loaded with all 0 s |
|  |  | 25 | 30 | pF | DAC latches loaded with all 1 s |
| Digital Feedthrough |  | 1 |  | nV -s | Feedthrough to DAC output with $\overline{\mathrm{CS}}$ high and alternate loading of all 0 s and all 1 s |
| Total Harmonic Distortion |  | -81 |  | dB | $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V} \mathrm{p}-\mathrm{p}$, all 1 s loaded, $\mathrm{f}=1 \mathrm{kHz}$ |
| Output Noise Spectral Density |  | 25 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | @ 1 kHz |
| SFDR Performance (Wideband) |  |  |  |  | AD5447, 65 k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| Clock $=10 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 55 |  | dB |  |
| 100 kHz fout |  | 63 |  | dB |  |
| 50 kHz fout |  | 65 |  | dB |  |
| Clock $=25 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 50 |  | dB |  |
| 100 kHz fout |  | 60 |  | dB |  |
| 50 kHz fout |  | 62 |  | dB |  |
| SFDR Performance (Narrow Band) |  |  |  |  | AD5447, 65 k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| Clock $=10 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 73 |  | dB |  |
| 100 kHz fout |  | 80 |  | dB |  |
| 50 kHz fout |  | 87 |  | dB |  |
| Clock $=25 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 70 |  | dB |  |
| 100 kHz fout |  | 75 |  | dB |  |
| 50 kHz fout |  | 80 |  | dB |  |
| Intermodulation Distortion |  |  |  |  | AD5447, 65 k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| Clock $=10 \mathrm{MHz}$ |  |  |  |  |  |
| $\mathrm{f}_{1}=400 \mathrm{kHz}, \mathrm{f}_{2}=500 \mathrm{kHz}$ |  | 65 |  | dB |  |
| $\mathrm{f}_{1}=40 \mathrm{kHz}, \mathrm{f}_{2}=50 \mathrm{kHz}$ |  | 72 |  | dB |  |
| Clock $=25 \mathrm{MHz}$ |  |  |  |  |  |
| $\mathrm{f}_{1}=400 \mathrm{kHz}, \mathrm{f}_{2}=500 \mathrm{kHz}$ |  | 51 |  | dB |  |
| $\mathrm{f}_{1}=40 \mathrm{kHz}, \mathrm{f}_{2}=50 \mathrm{kHz}$ |  | 65 |  | dB |  |
| POWER REQUIREMENTS |  |  |  |  |  |
| Power Supply Range | 2.5 |  | 5.5 | V |  |
| IDD |  |  | 0.6 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
|  |  | 0.5 | 10 | $\mu \mathrm{A}$ | Logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\text {DD }}$ |
| Power Supply Sensitivity ${ }^{1}$ |  |  | 0.001 | \%/\% | $\Delta V_{\text {DD }}= \pm 5 \%$ |

[^1]
## TIMING CHARACTERISTICS

Temperature range for Y version is $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Guaranteed by design and characterization, not subject to production test.
All input signals are specified with $\operatorname{tr}=\mathrm{tf}=1 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$. Digital output timing measured with load circuit in Figure 3. $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{Iout}} 2=0 \mathrm{~V}$. All specifications $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 2.

| Parameter | Limit at $\mathrm{T}_{\text {MIN, }} \mathrm{T}_{\text {MAX }}$ | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| Write Mode |  |  |  |
| $\mathrm{t}_{1}$ | 0 | $n \mathrm{mmin}$ | $\mathrm{R} / \overline{\mathrm{W}}$ to $\overline{\mathrm{CS}}$ setup time |
| $\mathrm{t}_{2}$ | 0 | ns min | $\mathrm{R} / \overline{\mathrm{W}}$ to $\overline{C S}$ hold time |
| $\mathrm{t}_{3}$ | 10 | ns min | $\overline{\mathrm{CS}}$ low time |
| $\mathrm{t}_{4}$ | 10 | ns min | Address setup time |
| $\mathrm{t}_{5}$ | 0 | $n \mathrm{nmin}$ | Address hold time |
| $\mathrm{t}_{6}$ | 6 | $n \mathrm{mmin}$ | Data setup time |
| $\mathrm{t}_{7}$ | 0 | $n \mathrm{mmin}$ | Data hold time |
| $\mathrm{t}_{8}$ | 5 | $n \mathrm{nmin}$ | $\mathrm{R} / \overline{\mathrm{W}}$ high to $\overline{C S}$ low |
| $\mathrm{t}_{9}$ | 7 | ns min | $\overline{\mathrm{CS}}$ min high time |
| Data Readback Mode |  |  |  |
| $\mathrm{t}_{10}$ | 0 | ns typ | Address setup time |
| $\mathrm{t}_{11}$ | 0 | ns typ | Address hold time |
| $t_{12}$ | 5 | ns typ | Data access time |
|  | 25 | ns max |  |
| $\mathrm{t}_{13}$ | 5 | ns typ | Bus relinquish time |
|  | 10 | ns max |  |



Figure 2. Timing Diagram


Figure 3. Load Circuit for Data Output Timing Specifications

## AD5428/AD5440/AD5447

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| VDD to GND | -0.3 V to +7 V |
| $V_{\text {ref }} A, V_{\text {ref }} B, \mathrm{R}_{\text {fb }} A, \mathrm{R}_{\text {fb }} \mathrm{B}$ to DGND | -12 V to +12 V |
| lout1, lout2 to DGND | -0.3 V to +7 V |
| Logic Inputs and Output ${ }^{1}$ | -0.3 V to $\mathrm{V} D+0.3 \mathrm{~V}$ |
| Operating Temperature Range Automotive (Y Version) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 20-lead TSSOP $\theta_{\mathrm{JA}}$ Thermal Impedance | $143^{\circ} \mathrm{C} / \mathrm{W}$ |
| 24-lead TSSOP $\theta_{\mathrm{JA}}$ Thermal Impedance | $128^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering (10 seconds) | $300^{\circ} \mathrm{C}$ |
| IR Reflow, Peak Temperature (<20 seconds) | $235^{\circ} \mathrm{C}$ |

${ }^{1}$ Overvoltages at DBx, $\overline{C S}$, and $\bar{W} / R$ are clamped by internal diodes. Current should be limited to the maximum ratings given.

Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration 20-Lead TSSOP (RU-20)

Table 4. AD5428 Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | AGND | DAC Ground Pin. Typically, this pin should be tied to the analog ground of the system, but may be biased to achieve single-supply operation. |
| 2,20 | lout A , lout B | DAC Current Outputs. |
| 3,19 | RfbA, R ${ }_{\text {fb }} \mathrm{B}$ | DAC Feedback Resistor Pins. Establish voltage output for the DAC by connecting to external amplifier output. |
| 4,18 | $\mathrm{V}_{\text {Ref }} \mathrm{A}, \mathrm{V}_{\text {Ref }} \mathrm{B}$ | DAC Reference Voltage Input Terminals. |
| 5 | DGND | Digital Ground Pin. |
| 6 | DAC A/B | Selects DAC A or B. Low selects DAC A, or, alternatively, high selects DAC B. |
| 7 to14 | DB7 to DB0 | Parallel Data Bits 7 through 0. |
| 15 | $\overline{\mathrm{CS}}$ | Chip Select Input. Active low. Used in conjunction with R/W to load parallel data to the input latch or to read data from the DAC register. |
| 16 | R/W | Read/Write. When low, used in conjunction with $\overline{\mathrm{CS}}$ to load parallel data. When high, used in conjunction with $\overline{C S}$ to read back contents of the DAC register. |
| 17 | V ${ }_{\text {D }}$ | Positive Power Supply Input. This part can be operated from a supply of 2.5 V to 5.5 V . |

## AD5428/AD5440/AD5447



Figure 5. Pin Configuration 24-Lead TSSOP (RU-24)

Table 5. AD5440 Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | AGND | DAC Ground pin. Typically, this pin should be tied to the analog ground of the system, but may be biased to achieve single-supply operation. |
| 2, 24 | lout $A$, lout B | DAC Current Outputs. |
| 3,23 | $\mathrm{R}_{\text {FB }} A, \mathrm{R}_{\text {FB }} \mathrm{B}$ | DAC Feedback Resistor Pins. Establish voltage output for the DAC by connecting to external amplifier output. |
| 4,22 | $V_{\text {ref }}$, $\mathrm{V}_{\text {ref }} \mathrm{B}$ | DAC Reference Voltage Input Terminals. |
| 5 | DGND | Digital Ground pPin. |
| 6 | DAC A/B | Selects DAC A or B. Low selects DAC A, or, alternatively, high selects DAC B. |
| 7 to16 | DB9 to DB0 | Parallel Data Bits 9 through 0. |
| 19 | $\overline{C S}$ | Chip Select Input. Active low. Used in conjunction with $R / \bar{W}$ to load parallel data to the input latch or to read data from the DAC register. |
| 20 | $\mathrm{R} / \mathrm{W}$ | Read/Write. When low, used in conjunction with $\overline{\mathrm{CS}}$ to load parallel data. When high, used in conjunction with $\overline{\mathrm{CS}}$ to read back contents of the DAC register. |
| 21 | $V_{D D}$ | Positive Power Supply Input. This part can be operated from a supply of 2.5 V to 5.5 V . |



Figure 6. Pin Configuration 24-Lead TSSOP (RU-24)

Table 6. AD5447 Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | AGND | DAC Ground pin. Typically, this pin should be tied to the analog ground of the system, but may be biased to achieve single-supply operation. |
| 2, 24 | lout $A$, lout $B$ | DAC Current Outputs. |
| 3,23 | $\mathrm{R}_{\text {FB }} A, \mathrm{R}_{\text {FB }} \mathrm{B}$ | DAC Feedback Resistor Pins. Establish voltage output for the DAC by connecting to external amplifier output. |
| 4,22 | $V_{\text {bef }} A, V_{\text {ref }}$ B | DAC Reference Voltage Input Terminals. |
| 5 | DGND | Digital Ground Pin. |
| 6 | DAC A/B | Selects DAC A or B. Low selects DAC A, or, alternatively, high selects DAC B. |
| 7 to 18 | DB11 to DB0 | Parallel Data Bits 11 through 0. |
| 19 | $\overline{C S}$ | Chip Select Input. Active low. Used in conjunction with $R / \bar{W}$ to load parallel data to the input latch or to read data from the DAC register. When $\overline{C S}$ and $R / \bar{W}$ are held low, the latches are transparent; any changes on the data lines will be reflected on the relevant DAC output. |
| 20 | R/W | Read/Write. When low, used in conjunction with $\overline{C S}$ to load parallel data. When high, used in conjunction with $\overline{C S}$ to read back contents of DAC register. When $\overline{C S}$ and $R / \bar{W}$ are held low, the latches are transparent; any changes on the data lines are reflected on the relevant DAC output. |
| 21 | $V_{D D}$ | Positive Power Supply Input. This part can be operated from a supply of 2.5 V to 5.5 V . |

## AD5428/AD5440/AD5447

## TERMINOLOGY

## Relative Accuracy

Relative accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero and full scale and is typically expressed in LSBs or as a percentage of full-scale reading.

## Differential Nonlinearity

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of -1 LSB max over the operating temperature range ensures monotonicity.

## Gain Error

Gain error or full-scale error is a measure of the output error between an ideal DAC and the actual device output. For these DACs, ideal maximum output is $\mathrm{V}_{\text {REF }}-1$ LSB. Gain error of the DACs is adjustable to zero with external resistance.

## Output Leakage Current

Output leakage current flows in the DAC ladder switches when these are turned off. For the Iourl terminal, it can be measured by loading all 0 s to the DAC and measuring the Iour 1 current. Minimum current flows in the Iour2 line when the DAC is loaded with all 1s.

## Output Capacitance

Capacitance from Iour 1 or Iout 2 to AGND.

## Output Current Settling Time

This is the amount of time it takes for the output to settle to a specified level for a full-scale input change. For these devices, it is specified with a $100 \Omega$ resistor to ground.

## Digital-to-Analog Glitch Impulse

The amount of charge injected from the digital inputs to the analog output when the inputs change state. This is normally specified as the area of the glitch in either pA-secs or nV-secs depending upon whether the glitch is measured as a current or voltage signal.

## Digital Feedthrough

When the device is not selected, high frequency logic activity on the device digital inputs is capacitively coupled through the device to show up as noise on the Iout pins and subsequently into the following circuitry. This noise is digital feedthrough.

## Multiplying Feedthrough Error

This is the error due to capacitive feedthrough from the DAC reference input to the DAC Iout 1 terminal, when all 0 s are loaded to the DAC.

## Total Harmonic Distortion (THD)

The DAC is driven by an ac reference. The ratio of the rms sum of the harmonics of the DAC output to the fundamental value is the THD. Usually only the lower-order harmonics are included, such as second to fifth.

$$
T H D=20 \log \sqrt{\frac{\left(V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}\right)}{V_{1}}}
$$

## Digital Intermodulation Distortion

Second-order intermodulation distortion (IMD) measurements are the relative magnitude of the fa and fb tones generated digitally by the DAC and the second-order products at $2 \mathrm{fa}-\mathrm{ffb}$ and $2 \mathrm{fb}-\mathrm{fa}$.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the usable dynamic range of a DAC before spurious noise interferes or distorts the fundamental signal. SFDR is the measure of difference in amplitude between the fundamental and the largest harmonically- or nonharmonically-related spur from dc to full Nyquist bandwidth (half the DAC sampling rate, or fs/2). Narrow-band SFDR is a measure of SFDR over an arbitrary window size, in this case $50 \%$, of the fundamental. Digital SFDR is a measure of the usable dynamic range of the DAC when the signal is digitally generated sine wave.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. INL vs. Code (8-Bit DAC)


Figure 8. INL vs. Code (10-Bit DAC)


Figure 9. INL vs. Code (12-Bit DAC)


Figure 10. DNL vs. Code (8-Bit DAC)


Figure 11. DNL vs. Code (10-Bit DAC)


Figure 12. DNL vs. Code (12-Bit DAC)


Figure 13. INL vs. Reference Voltage


Figure 14. DNL vs. Reference Voltage


Figure 15. Gain Error vs. Temperature


Figure 16. Supply Current vs. Logic Input Voltage


Figure 17. Iout1 Leakage Current vs. Temperature


Figure 18. Supply Current vs. Temperature


Figure 19. Supply Current vs. Update Rate


Figure 20. Reference Multiplying Bandwidth vs. Frequency and Code


Figure 21. Reference Multiplying Bandwidth-All Ones Loaded


Figure 22. Reference Multiplying Bandwidth vs. Frequency and Compensation Capacitor


Figure 23. Midscale Transition, $V_{\text {REF }}=0 \mathrm{~V}$


Figure 24. Midscale Transition, $V_{\text {REF }}=3.5 \mathrm{~V}$


Figure 25. Power Supply Rejection vs. Frequency


Figure 26. THD + Noise vs. Frequency


Figure 27. Wideband SFDR vs. fout Frequency


Figure 28. Wideband SFDR vs. fout Frequency


Figure 29. Wideband SFDR, $f_{\text {OUT }}=100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 30. Wideband SFDR, $f_{\text {OUT }}=500 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 31. Wideband SFDR, $f_{\text {out }}=50 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 32. Narrow-Band Spectral Response, fout $=500 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 33. Narrow-Band SFDR, $f_{\text {out }}=100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 34. Narrow-Band IMD, fout $=90 \mathrm{kHz}, 100 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 35. Wideband IMD, fout $=90 \mathrm{kHz}, 100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 36. Output Noise Spectral Density

## AD5428/AD5440/AD5447

## GENERAL DESCRIPTION

The AD5428, AD5440 and AD5447 are dual 8-, 10- and 12-bit current output DACs consisting of a standard inverting R-2R ladder configuration. A simplified diagram for the 8 -bit AD5428 is shown in Figure 37. The feedback resistor $\mathrm{R}_{\mathrm{FB}}$ has a value of $R$. The value of $R$ is typically $10 \mathrm{k} \Omega$ (minimum $8 \mathrm{k} \Omega$ and maximum $12 \mathrm{k} \Omega$ ). If Iout 1 and Iour 2 are kept at the same potential, a constant current flows in each ladder leg, regardless of digital input code. Therefore, the input resistance presented at $V_{\text {Ref }}$ is always constant and nominally of value $R$. The DAC output (Iout) is code dependent, producing various resistances and capacitances. External amplifier choice should take into account the variation in impedance generated by the DAC on the amplifier's inverting input node.


Figure 37. Simplified Ladder

Access is provided to the $\mathrm{V}_{\mathrm{REF}}, \mathrm{R}_{\mathrm{FB}}$, and $\mathrm{I}_{\text {out }}$ terminals of DAC A and DAC B, making the device extremely versatile and allowing it to be configured in several different operating modes, for example, to provide a unipolar output, 4 -quadrant multiplication in bipolar mode or in single-supply modes of operation. Note that a matching switch is used in series with the internal $\mathrm{R}_{\mathrm{FB}}$ feedback resistor. If users attempt to measure $\mathrm{R}_{\mathrm{FB}}$, power must be applied to $V_{D D}$ to achieve continuity.

## CIRCUIT OPERATION

## Unipolar Mode

Using a single op amp, these devices can easily be configured to provide 2-quadrant multiplying operation or a unipolar output voltage swing, as shown in Figure 38. When an output amplifier is connected in unipolar mode, the output voltage is given by

$$
V_{O U T}=-V_{R E F} \times D / 2^{n}
$$

where $D$ is the fractional representation of the digital word loaded to the DAC and $n$ is the resolution of the DAC.

$$
\begin{aligned}
D & =0 \text { to } 255 \text { (8-bit AD5428) } \\
& =0 \text { to } 1023 \text { (10-bit AD5440) } \\
& =0 \text { to } 4095 \text { (12-bit AD5447) }
\end{aligned}
$$

Note that the output voltage polarity is opposite to the $V_{\text {ReF }}$ polarity for dc reference voltages. These DACs are designed to operate with either negative or positive reference voltages. The VDD power pin is only used by the internal digital logic to drive the on and off states of the DAC switches.

These DACs are also designed to accommodate ac reference input signals in the range of -10 V to +10 V .

With a fixed 10 V reference, the circuit in Figure 8 gives a unipolar 0 V to -10 V output voltage swing. When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 2-quadrant multiplication.

The following table shows the relationship between digital code and the expected output voltage for unipolar operation (AD5428, 8-bit device).

Table 7. Unipolar Code Table

| Digital Input |  | Analog Output (V) |
| :--- | :--- | :--- |
| 1111 | 1111 | $-V_{\text {REF }}(255 / 256)$ |
| 1000 | 0000 | $-V_{\text {REF }}(128 / 256)=-V_{\text {REF }} / 2$ |
| 0000 | 0001 | $-V_{\text {REF }}(1 / 256)$ |
| 0000 | 0000 | $-V_{\text {REF }}(0 / 256)=0$ |



Figure 38. Unipolar Operation

## Bipolar Operation

In some applications, it may be necessary to generate full 4-quadrant multiplying operation or a bipolar output swing. This can be easily accomplished by using another external amplifier and some external resistors, as shown in Figure 39. In this circuit, the second amplifier, A2, provides a gain of 2. Biasing the external amplifier with an offset from the reference voltage results in full 4 -quadrant multiplying operation. The transfer function of this circuit shows that both negative and positive output voltages are created as the input data (D) is incremented from code zero $\left(\mathrm{V}_{\text {out }}=-\mathrm{V}_{\text {REF }}\right)$ to midscale ( $\mathrm{V}_{\text {out }}=0 \mathrm{~V}$ ) to full scale $\left(\mathrm{V}_{\text {out }}=+\mathrm{V}_{\text {ref }}\right)$. When connected in bipolar mode, the output voltage is given by

$$
V_{O U T}=\left(V_{R E F} \times D / 2^{n-1}\right)-V_{R E F}
$$

where $D$ is the fractional representation of the digital word loaded to the DAC, and $n$ is the number of bits.

$$
\begin{aligned}
D & =0 \text { to } 255(\text { AD5428 }) \\
& =0 \text { to } 1023(\text { AD5440 }) \\
& =0 \text { to } 4095(\text { AD5447 })
\end{aligned}
$$

When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 4-quadrant multiplication. Table 8 shows the relationship between digital code and the expected output voltage for bipolar operation (AD5428, 8-bit device).

Table 8. Bipolar Code Table

| Digital Input | Analog Output (V) |
| :--- | :--- |
| 11111111 | $+V_{\text {REF }}(127 / 128)$ |
| 10000000 | 0 |
| 00000001 | $-V_{\text {REF }}(127 / 128)$ |
| 00000000 | $-V_{\text {REF }}(128 / 128)$ |

## Stability

In the I-to-V configuration, the IOUT of the DAC and the inverting node of the op amp must be connected as close as possible and proper PCB layout techniques must be employed. Because every code change corresponds to a step function, gain peaking may occur if the op amp has limited GBP and there is excessive parasitic capacitance at the inverting node. This parasitic capacitance introduces a pole into the open loop response which can cause ringing or instability in the closed loop applications circuit.

An optional compensation capacitor, C 1 , can be added in parallel with $R_{F B}$ for stability, as shown in Figure 38 and in Figure 39. Too small a value of C 1 can produce ringing at the output, while too large a value can adversely affect the settling time. C 1 should be found empirically, but 1 pF to 2 pF is generally adequate for the compensation.

## AD5428/AD5440/AD5447



1 R1, R2 AND R3, R4 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. ADJUST R1 FOR VOUTA = 0V WITH CODE 10000000 IN DAC A LATCH. ADJUST R3 FOR $V_{\text {OUT }} B=0 V$ WITH CODE 10000000 IN DAC B LATCH.
2 MATCHING AND TRACKING IS ESSENTIAL FOR RESISTOR PAIRS R6, R7 AND R9, R10.
$3 \mathrm{C} 1, \mathrm{C} 2$ PHASE COMPENSATION (1pF-2pF) MAY BE REQUIRED IF A1/A3 IS A HIGH SPEED AMPLIFIER.
Figure 39. Bipolar Operation (4-Quadrant Multiplication)

## SINGLE-SUPPLY APPLICATIONS

## Voltage-Switching Mode

Figure 40 shows these DACs operating in voltage-switching mode. The reference voltage, $\mathrm{V}_{\mathrm{IN}}$, is applied to the Iout 1 pin, Iout 2 is connected to AGND, and the output voltage is available at the $V_{\text {REF }}$ terminal. In this configuration, a positive reference voltage results in a positive output voltage, making singlesupply operation possible. The output from the DAC is voltage at constant impedance (the DAC ladder resistance), thus an op amp is necessary to buffer the output voltage. The reference input no longer sees constant input impedance, but one that varies with code. So, the voltage input should be driven from a low impedance source.


NOTES:
1 ADDITIONAL PINS OMITTED FOR CLARITY.
2 C1 PHASE COMPENSATION (1pF-2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Note that $\mathrm{V}_{\text {IN }}$ is limited to low voltages because the switches in
Figure 40. Single-Supply Voltage-Switching Mode the DAC ladder no longer have the same source-drain drive voltage. As a result, their on resistance differs and this degrades the integral linearity of the DAC. Also, $\mathrm{V}_{\text {IN }}$ must not go negative by more than 0.3 V or an internal diode turns on, exceeding the maximum ratings of the device. In this type of application, the full range of multiplying capability of the DAC is lost.

## POSITIVE OUTPUT VOLTAGE

Note the output voltage polarity is opposite to the $V_{\text {ReF }}$ polarity for dc reference voltages. For a positive voltage output, an applied negative reference to the input of the DAC is preferred over the output inversion through an inverting amplifier because of the resistor's tolerance errors. To generate a negative reference, the reference can be level shifted by an op amp such that the Vout and GND pins of the reference become the virtual ground and -2.5 V respectively, as shown in Figure 41.


NOTES:
1 ADDITIONAL PINS OMITTED FOR CLARITY.
2 C1 PHASE COMPENSATION (1pF-2pF) MAY BE REQUIRED
IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 41. Positive Voltage Output with Minimum Components

## ADDING GAIN

In applications where the output voltage is required to be greater than $\mathrm{V}_{\text {IN }}$, gain can be added with another external amplifier or it can also be achieved in a single stage. It is important to take into consideration the effect of temperature coefficients of the thin film resistors of the DAC. Simply placing a resistor in series with the $\mathrm{R}_{\mathrm{FB}}$ resistor causes mismatches in the temperature coefficients, resulting in larger gain temperature coefficient errors. Instead, the circuit of Figure 42 shows the recommended method of increasing the gain of the circuit. $\mathrm{R}_{1}$, $R_{2}$, and $R_{3}$ should all have similar temperature coefficients, but they need not match the temperature coefficients of the DAC. This approach is recommended in circuits where gains of $>1$ are required.


2 C1 PHASE COMPENSATION (1pF-2pF) MAY BE REQUIRED
IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 42. Increasing Gain of Current Output DAC

## USED AS A DIVIDER OR PROGRAMMABLE GAIN ELEMENT

Current-steering DACs are very flexible and lend themselves to many different applications. If this type of DAC is connected as the feedback element of an op amp and $\mathrm{R}_{\mathrm{FB}}$ is used as the input resistor as shown in Figure 43, then the output voltage is inversely proportional to the digital input fraction D .

For $D=1-2^{n}$ the output voltage is

$$
V_{\text {OUT }}=-V_{I N} / D=-V_{I N} /\left(1-2^{n}\right)
$$



Figure 43. Current-Steering DAC Used as a Divider or Programmable Gain Element

As $D$ is reduced, the output voltage increases. For small values of the digital fraction D , it is important to ensure that the amplifier does not saturate and also that the required accuracy is met. For example, an 8-bit DAC driven with the binary code $0 \times 10$ (00010000)-that is, 16 decimal-in the circuit of Figure 43 should cause the output voltage to be $16 \times V_{\text {IN }}$. However, if the DAC has a linearity specification of $\pm 0.5$ LSB, then $D$ can, in fact, have the weight anywhere in the range $15.5 / 256$ to $16.5 / 256$ so that the possible output voltage is in the range $15.5 \mathrm{~V}_{\text {IN }}$ to $16.5 \mathrm{~V}_{\text {IN }}$ —an error of $3 \%$ even though the DAC itself has a maximum error of $0.2 \%$.

DAC leakage current is also a potential error source in divider circuits. The leakage current must be counterbalanced by an opposite current supplied from the op amp through the DAC. Because only a fraction, D , of the current into the $\mathrm{V}_{\text {ReF }}$ terminal is routed to the Iout 1 terminal, the output voltage must change to:

Output Error Voltage Due to DAC Leakage $=($ Leakage $\times R) / D$
where $R$ is the DAC resistance at the VREF terminal. For a DAC leakage current of $10 \mathrm{nA}, \mathrm{R}=10 \mathrm{k} \Omega$ and a gain (i.e, $\mathrm{a} / \mathrm{D}$ ) of 16 , the error voltage is 1.6 mV .

## AD5428/AD5440/AD5447

## REFERENCE SELECTION

When selecting a reference for use with the AD54XX series of current output DACs, pay attention to the reference's output voltage temperature coefficient specification. This parameter not only affects the full-scale error, but can also affect the linearity (INL and DNL) performance. The reference temperature coefficient should be consistent with the system accuracy specifications. For example, an 8 -bit system required to hold its overall specification to within 1 LSB over the temperature range $0^{\circ}$ to $50^{\circ} \mathrm{C}$ dictates that the maximum system drift with temperature should be less than $78 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. A 12 -bit system with the same temperature range to overall specification within 2 LSBs requires a maximum drift of $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. By choosing a precision reference with low output temperature coefficient this error source can be minimized. Table 9 lists some of the references available from Analog Devices, Inc. that are suitable for use with this range of current output DACs.

## AMPLIFIER SELECTION

The primary requirement for the current-steering mode is an amplifier with low input bias currents and low input offset voltage. The input offset voltage of an op amp is multiplied by the variable gain (due to the code-dependent output resistance of the DAC) of the circuit. A change in the noise gain between two adjacent digital fractions produces a step change in the output voltage due to the amplifier's input offset voltage. This output voltage change is superimposed on the change in output between the two codes and gives rise to a differential linearity error, which if too large might cause the DAC to be nonmonotonic. The input offset voltage should be $<1 / 4$ LSB to ensure monotonic behavior when stepping through codes.

The input bias current of an op amp also generates an offset at the voltage output as a result of the bias current flowing in the feedback resistor, $\mathrm{R}_{\text {Fb. }}$. Most op amps have input bias currents low enough to prevent significant errors in 12-bit applications.

In voltage-switching circuits, common-mode rejection of the op amp is important because it produces a code-dependent error at the voltage output of the circuit. Most op amps have adequate common-mode rejection for use at $8-, 10-$, and 12 -bit resolution.

Provided the DAC switches are driven from true wideband, low impedance sources ( $V_{\text {IN }}$ and AGND), they settle quickly. Thus, the slew rate and settling time of a voltage-switching DAC circuit is determined largely by the output op amp. To obtain minimum settling time in this configuration, it is important to minimize capacitance at the $\mathrm{V}_{\text {ref }}$ node (voltage output node in this application) of the DAC. This is done by using low input capacitance buffer amplifiers and careful board design.

Most single-supply circuits include ground as part of the analog signal range, which in turns requires an amplifier that can handle rail-to-rail signals. Analog Devices, Inc. provides a large variety of single-supply amplifiers.

## PARALLEL INTERFACE

Data is loaded to the AD5428/ AD5440/ AD5447 in the format of an 8-, 10-, or 12-bit parallel word. Control lines $\overline{\mathrm{CS}}$ and R/ $\overline{\mathrm{W}}$ allow data to be written to or read from the DAC register. A write event takes place when $\overline{\mathrm{CS}}$ and $\mathrm{R} / \overline{\mathrm{W}}$ are brought low, data available on the data lines fills the shift register, and the rising edge of CS latches the data and transfers the latched data word to the DAC register. The DAC latches are not transparent, thus a write sequence must consist of a falling and rising edge on $\overline{\mathrm{CS}}$ to ensure data is loaded to the DAC register and its analog equivalent reflected on the DAC output.

A read event takes place when $\mathrm{R} / \overline{\mathrm{W}}$ is held high and $\overline{\mathrm{CS}}$ is brought low. Data is loaded from the DAC register back to the input register and out onto the data line where it can be read back to the controller for verification or diagnostic purposes. The input and DAC registers of these devices are not transparent, so a falling and rising edge of $\overline{\mathrm{CS}}$ is required to load each data-word.

## MICROPROCESSOR INTERFACING

The AD5428/AD5440/AD5447 can be interfaced to a variety of 16-bit microcontrollers or DSP processors. Figure 44 shows the AD54xx DAC interfaced to a generic 16-bit microcontroller/ DSP processor. Microprocessor interfacing to this family of DACs is via a data bus that uses standard protocol compatible with microcontrollers and DSP processors. The address decoder is used to select DAC A or DAC B and also to load parallel data to the input latch or to read data from the DAC using an AND gate.


Figure 44. AD54xx to Parallel Interface

## PCB LAYOUT AND POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5428/AD5440/AD5447 is mounted should be designed so that the analog and digital sections are separated, and confined to certain areas of the board. If the DAC is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device.

These DACs should have ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on the supply located as close to the package as possible, ideally right up against the device. The $0.1 \mu \mathrm{~F}$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize transient disturbance and filter out low frequency ripple.

Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough on the board. A microstrip technique is by far the best, but not always possible with a
double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the soldered side.

It is good practice to employ compact, minimum lead length PCB layout design. Leads to the input should be as short as possible to minimize IR drops and stray inductance.

The PCB metal traces between $V_{\text {REF }}$ and $\mathrm{R}_{\mathrm{FB}}$ should also be matched to minimize gain error. To maximize on high frequency performance, the I-to-V amplifier should be located as close to the device as possible.

## EVALUATION BOARD FOR THE DACS

The evaluation board consists of a DAC and a current to voltage amplifier AD8065. Included on the evaluation board is a 10 V reference, ADR01. An external reference may also be applied via an SMB input.

The evaluation kit consists of a CD-ROM with self-installing PC software to control the DAC. The software simply allows the user to write a code to the device.

## POWER SUPPLIES FOR THE EVALUATION BOARD

The board requires $\pm 12 \mathrm{~V}$, and +5 V supplies. The $+12 \mathrm{~V} \mathrm{~V}_{\mathrm{DD}}$ and Vss are used to power the output amplifier, while the +5 V is used to power the DAC $\left(\mathrm{V}_{\mathrm{DD1}}\right)$ and transceivers $\left(\mathrm{V}_{\mathrm{CC}}\right)$.

Both supplies are decoupled to their respective ground plane with $10 \mu \mathrm{~F}$ tantalum and $0.1 \mu \mathrm{~F}$ ceramic capacitors.

Table 9. Suitable ADI Precision References Recommended for Use with AD5428/AD5440/AD5447 DACs

| Reference | Output Voltage | Initial Tolerance | Temperature Drift | $\mathbf{0 . 1} \mathbf{~ H z}$ to $\mathbf{1 0 ~ H z}$ noise | Package |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADR01 | 10 V | $0.1 \%$ | $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $20 \mu \mathrm{Vp}-\mathrm{p}$ | SC70, TSOT, SOIC |
| ADR02 | 5 V | $0.1 \%$ | $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $10 \mu \mathrm{Vp}-\mathrm{p}$ | SC70, TSOT, SOIC |
| ADR03 | 2.5 V | $0.2 \%$ | $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $10 \mu \mathrm{Vp}-\mathrm{p}$ | SC70, TSOT, SOIC |
| ADR425 | 5 V | $0.04 \%$ | $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | $3.4 \mu \mathrm{Vp-p}$ | MSOP, SOIC |

Table 10. Precision ADI Op Amps Suitable for Use with AD5428/AD5440/AD5447 DACs

| Part \# | Max Supply Voltage $\mathbf{V}$ | $\mathbf{V o s}(\max ) \boldsymbol{\mu} \mathbf{V I}_{\mathbf{B}}(\boldsymbol{m a x}) \mathbf{n A}$ | $\mathbf{I}_{\mathbf{B}}(\boldsymbol{m a x}) \mathbf{n A}$ | $\mathbf{G B P} \mathbf{~ M H z}$ | Slew Rate $\mathbf{V} / \boldsymbol{\mu s}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| OP97 | $\pm 20$ | 25 | 0.1 | 0.9 | 0.2 |
| OP1177 | $\pm 18$ | 60 | 2 | 1.3 | 0.7 |
| AD8551 | +6 | 5 | 0.05 | 1.5 | 0.4 |

Table 11. High Speed ADI Op Amps Suitable for Use with AD5428/AD5440/AD5447 DACs

| Part \# | Max Supply Voltage $\mathbf{V}$ | $\mathbf{B W} @ \mathbf{A c L} \mathbf{M H z}$ | Slew Rate $\mathbf{V} / \boldsymbol{\mu s}$ | $\mathbf{V}_{\mathbf{o s}}(\mathbf{m a x}) \boldsymbol{\mu} \mathbf{V}$ | $\mathbf{I}_{\mathbf{B}}(\mathbf{m a x}) \mathbf{n A}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD8065 | $\pm 12$ | 145 | 180 | 1500 | 0.01 |
| AD8021 | $\pm 12$ | 200 | 100 | 1000 | 1000 |
| AD8038 | $\pm 5$ | 350 | 425 | 3000 | 0.75 |

## AD5428/AD5440/AD5447



Figure 45. Schematic of AD5428/AD5440/AD5447 Evaluation Board


Figure 46. Component-Side Artwork


Figure 47. Silkscreen-Component-Side View (Top Layer)


Figure 48. Solder-Side Artwork

## BILL OF MATERIALS

Table 12.

| Name | Part Description | Value | Tolerance (\%) | Stock Code |
| :---: | :---: | :---: | :---: | :---: |
| C1 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C2 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C3 | Tantalum Capacitor—Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C4 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C5 | Tantalum Capacitor-Taj Series | 10 uF 10 V | 10 | FEC 197-130 |
| C6 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C7 | NPO Ceramic Capacitor | 1.8 pF | 10 | FEC 721-876 |
| C8 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C9 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C10 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C11 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C12 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C13 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C14 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C15 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C16 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C17 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C18 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C19 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C20 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C21 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C22 | NPO Ceramic Capacitor | 1.8 pF | 10 | FEC 721-876 |
| C23 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C24 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| C25 | Tantalum Capacitor-Taj Series | 10 uF 20 V | 10 | FEC 197-427 |
| C26 | X7R Ceramic Capacitor | 0.1 uF | 10 | FEC 499-675 |
| CS, DB0-11 | Red Testpoint |  |  | FEC 240-345 (Pack) |
| J1-6 | SMB Socket |  |  | FEC 310-682 |
| J2 | SMB Socket |  |  | FEC 310-682 |
| J3 | SMB Socket |  |  | FEC 310-682 |
| J4 | SMB Socket |  |  | FEC 310-682 |
| J5 | SMB Socket |  |  | FEC 310-682 |
| J6 | SMB Socket |  |  | FEC 310-682 |
| LK1 | 3 -Pin Header (2x2) |  |  | FEC 511-791\&528-456 |
| P1 | 36-Pin Centronics Connector |  |  | FEC 147-753 |
| P2 | 6-Pin Terminal Block |  |  | FEC 151-792 |
| RW | Red Testpoint |  |  | FEC 240-345 (Pack) |
| TP1 to 4 | Red Testpoint |  |  | FEC 240-345 (Pack) |
| U1 | AD5428/AD5440/AD5447 |  |  | AD5428YRU / AD5440YRU / AD5447YRU |
| U2 | ADR01 |  |  | ADR01AR |
| U3 | AD8065 |  |  | AD8065AR |
| U4, U5 | 74ABT543 |  |  | Fairchild 74ABT543CMTC |
| U6 | 74139 |  |  | CD74HCT139M |
| U7 | AD8065 |  |  | AD8065AR |
| Each Corner | Rubber Stick-On Feet |  |  | FEC 148-922 |

## OVERVIEW OF AD54xx DEVICES

Table 13.

| Part No. | Resolution | No. DACs | INL(LSB) | Interface | Package | Features |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5424 | 8 | 1 | $\pm 0.25$ | Parallel | RU-16, CP-20 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5426 | 8 | 1 | $\pm 0.25$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5428 | 8 | 2 | $\pm 0.25$ | Parallel | RU-20 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5429 | 8 | 2 | $\pm 0.25$ | Serial | RU-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5450 | 8 | 1 | $\pm 0.25$ | Serial | RJ-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5432 | 10 | 1 | $\pm 0.5$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5433 | 10 | 1 | $\pm 0.5$ | Parallel | RU-20, CP-20 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5439 | 10 | 2 | $\pm 0.5$ | Serial | RU-16 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5440 | 10 | 2 | $\pm 0.5$ | Parallel | RU-24 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5451 | 10 | 1 | $\pm 0.25$ | Serial | RJ-8 | 10 MHz BW, 50 MHz Serial |
| AD5443 | 12 | 1 | $\pm 1$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5444 | 12 | 1 | $\pm 0.5$ | Serial | RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5415 | 12 | 2 | $\pm 1$ | Serial | RU-24 | $10 \mathrm{MHz} \mathrm{BW}, 58 \mathrm{MHz}$ Serial |
| AD5445 | 12 | 2 | $\pm 1$ | Parallel | RU-20, CP-20 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5447 | 12 | 2 | $\pm 1$ | Parallel | RU-24 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ Pulse Width |
| AD5449 | 12 | 2 | $\pm 1$ | Serial | RU-16 | 10 MHz BW, 50 MHz Serial |
| AD5452 | 12 | 1 | $\pm 0.5$ | Serial | RJ-8, RM-8 | 10 MHz BW, 50 MHz Serial |
| AD5446 | 14 | 1 | $\pm 1$ | Serial | RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5453 | 14 | 1 | $\pm 2$ | Serial | UJ-8, RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ Serial |
| AD5553 | 14 | 1 | $\pm 1$ | Serial | RM-8 | 4 MHz BW, 50 MHz Serial Clock |
| AD5556 | 14 | 1 | $\pm 1$ | Parallel | RU-28 | $4 \mathrm{MHz} \mathrm{BW}, 20 \mathrm{~ns} \overline{\mathrm{WR}}$ Pulse Width |
| AD5555 | 14 | 2 | $\pm 1$ | Serial | RM-8 | 4 MHz BW, 50 MHz Serial Clock |
| AD5557 | 14 | 2 | $\pm 1$ | Parallel | RU-38 | $4 \mathrm{MHz} \mathrm{BW}, 20 \mathrm{~ns} \overline{\mathrm{WR}}$ Pulse Width |
| AD5543 | 16 | 1 | $\pm 2$ | Serial | RM-8 | 4 MHz BW, 50 MHz Serial Clock |
| AD5546 | 16 | 1 | $\pm 2$ | Parallel | RU-28 | $4 \mathrm{MHz} \mathrm{BW}, 20 \mathrm{~ns} \overline{\mathrm{WR}}$ Pulse Width |
| AD5545 | 16 | 2 | $\pm 2$ | Serial | RU-16 | 4 MHz BW, 50 MHz Serial Clock |
| AD5547 | 16 | 2 | $\pm 2$ | Parallel | RU-38 | 4 MHz BW, $20 \mathrm{~ns} \overline{\text { WR Pulse Width }}$ |

## OUTLINE DIMENSIONS



Figure 50. 24-Lead TSSOP (RU-24)
Dimensions shown in millimeters

## AD5428/AD5440/AD5447

ORDERING GUIDE

| Model | Resolution | INL <br> $($ LSBs $)$ | Temperature <br> Range | Package Description | Package <br> Option |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD5428YRU | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |
| AD5428YRU-REEL | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |
| AD5428YRU-REEL7 | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |
| AD5440YRU | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5440YRU-REEL | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5440YRU-REEL7 | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5447YRU | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5447YRU-REEL | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5447YRU-REEL7 | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| EVAL-AD5428EB |  |  | Evaluation Kit |  |  |
| EVAL-AD5440EB |  |  |  | Evaluation Kit |  |
| EVAL-AD5447EB |  |  |  |  |  |

This datasheet has been download from:
www.datasheetcatalog.com
Datasheets for electronics components.


[^0]:    ${ }^{1}$ US Patent Number 5,689,257.

[^1]:    ${ }^{1}$ Guaranteed by design, not subject to production test.

