

# MILLI-ACTUATOR DRIVER

#### **PRODUCT PREVIEW**

- 90V BCD MIXED TECHNOLOGY
- SO24 PLASTIC SMD PACKAGE
- 4.5 TO 13.2V OPERATIVE VOLTAGE
- ±25 TO ±35V OUTPUT VOLTAGE RANGE SELECTABLE BY EXTERNAL RESISTORS
- FULL-WAVE RESONANT DC-DC CON-VERTER USING SINGLE COIL FOR DUAL HIGH VOLTAGE GENERATOR WITH OUT-PUT SLEW RATE CONTROL AND SELF CURRENT LIMITING FOR LOW EMI
- ±35V OR 0/+70V OPERATIVE VOLTAGE
- DRIVING CONFIGURATION MODES:
  - 1. SINGLE ENDED VOLTAGE MODE
  - 2. DIFFERENTIAL VOLTAGE MODE
  - 3. SINGLE ENDED CHARGE MODE
- DOUBLE OPERATIONAL AMPLIFIERS WITH 500KHZ GAIN BANDWIDTH PRODUCT AND LOAD DRIVING CAPABILITY FROM 0.4nF UP TO 24nF
- ANALOG VOLTAGE SHIFTING CIRCUITRY



- INTERNAL 2.5V VOLTAGE REFERENCE
- POWER SAVING SLEEP MODE
- USER SPECIFIED INPUT REFERENCE (2.25V DC)

#### **DESCRIPTION**

The L6660 is a piezoelectric actuator driver.

#### **BLOCK AND APPLICATION DIAGRAM**



December 2000 1/9

# PIN CONNECTION SO24-SHIRINK (Top view)



## **PIN FUNCTIONS**

| N. | Name                 | Description                                                       |
|----|----------------------|-------------------------------------------------------------------|
| 1  | AandB                | MUX Enable (see Tab. 1).                                          |
| 2  | GND-P                | Power ground.                                                     |
| 3  | COIL                 | Coil for positive step UP and capacitor for negative charge.      |
| 4  | AorB                 | MUX command Aor B input selection (0 = A; 1 = B).                 |
| 5  | OUT1-A               | Output ampl.A.                                                    |
| 6  | OUTK-A               | Hi current output ampl.A.                                         |
| 7  | SLEEP                | Sleep mode for stand-by condition (0=SLEEP 1=operative).          |
| 8  | INA (inv)            | Inverting input of A-amplifier.                                   |
| 9  | INA (not inv)        | Non Inverting input of A-amplifier.                               |
| 10 | Vosh                 | Analog level shifter output Vin-Vref (-2.5 to +2.5 dynamic range) |
| 11 | Vin 0-5              | Analog level shifter input positive voltage.                      |
| 12 | GND-A                | Analog ground.                                                    |
| 13 | V <sub>ref</sub> OUT | Precise 2.5V reference voltage.                                   |
| 14 | V <sub>ref</sub> IN  | Input for external reference voltage.                             |
| 15 | WENA                 | Multiplexer Enable, Falling Edge sensitive.                       |
| 16 | INB (not inv)        | Non Inverting input of B-amplifier.                               |
| 17 | INB (inv)            | Inverting input of B-amplifier.                                   |
| 18 | OUTK-B               | Hi current output ampl.B.                                         |
| 19 | OUT1-B               | Output ampl.B.                                                    |
| 20 | V5/12-AP             | Analog&Power voltage supply 5 to 12V.                             |
| 21 | Vfdb                 | Feedback voltage for HVP regulator.                               |
| 22 | RC comp              | DC-DC converter compensation network.                             |
| 23 | HVM                  | Negative High voltage generated op. amp. supply.                  |
| 24 | HVP                  | Positive High voltage generated op. amp. supply.                  |

# **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                                | Value       | Unit |
|------------------|----------------------------------------------------------|-------------|------|
| V512             | Supply voltage pin 17 referred to Ground                 | 14          | V    |
| HVP              | Positive high voltage referred to HVM                    | 75          | V    |
| HVM              | Negative high voltage referred to Ground                 | -38         | V    |
| IN A&B           | Amplifier input voltage common mode                      | ±6          | V    |
| ΔV               | Maximum difference between pin 20 and pins 8, 9, 16 & 17 | 17          | V    |
| T <sub>amb</sub> | Operative Ambient Temperature                            | -20 to +80  | °C   |
| T <sub>stg</sub> | Storage Temperature                                      | -40 to +125 | °C   |

All the voltage value are referred to ground unless otherwise specified.

# **ELECTRICAL CHARACTERISTICS**

(All the following parameters are specified @  $27^{\circ}$ C and  $V5/12 = 12V \pm 5\%$ , unless otherwise specified.)

| Symbol                             | Parameter                                                       | Test Condition                                                               | Min.       | Тур. | Max.     | Unit   |
|------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------|------------|------|----------|--------|
| V <sub>5/12</sub>                  | Main power supply                                               |                                                                              | 4.5        | 7.   | 13.2     | V      |
| HVP <sup>(1)</sup>                 | Output positive Voltage                                         | Double Supply Voltage $V_{512} \ge 8$<br>Double Supply Voltage $V_{512} < 8$ | 27<br>18   |      | 35<br>35 | V<br>V |
|                                    |                                                                 | Single Supply Voltage $V_{512} \ge 8$<br>Single Supply Voltage $V_{512} < 8$ | 27<br>18   |      | 70<br>35 | V      |
| HVripple                           | HVP, HVM ripple<br>Characterized only, Not Tested               | External filter cap. 100nF<br>I <sub>LOAD</sub> = 0mA                        |            |      | 0.8      | V      |
| I, hvp                             | Output current (see figure 1)                                   |                                                                              |            |      |          |        |
| I, hvm                             |                                                                 |                                                                              |            |      |          |        |
| T <sub>op</sub>                    | Time to operating condition                                     |                                                                              |            |      | 5        | ms     |
| F <sub>switch</sub> <sup>(2)</sup> | Switching Frequency                                             | Refer to Block diagram page1/10                                              |            | 300  |          | kHz    |
| R <sub>ds, on</sub>                | Boost transistor ON resistance                                  |                                                                              |            |      | 4        | Ω      |
| I <sub>boost</sub>                 | Boost transistor current limiting                               |                                                                              |            |      | 850      | mA     |
| $V_{sup}$                          | Minimum OpAmp supply Voltage (HVP if externally                 | Double Supply                                                                | V512<br>+4 |      |          | V      |
|                                    | given)                                                          | Single Supply                                                                | V512<br>+4 |      |          | V      |
| DC gain                            | OpAmp DC gain                                                   |                                                                              |            | 130  |          | dB     |
| GBW                                | OpAmp Gain Bandwidth product                                    | Cload 0.4nF to 24nF<br>Double Supply Voltage                                 |            | 500  |          | KHz    |
| DCinp                              | OpAmp Input dynamic voltage                                     | Double supply                                                                | -3.5       |      | 4.5      | V      |
|                                    |                                                                 | Single supply                                                                | 1.2        |      | 5        | V      |
| $V_{out}$                          | OpAmp Output dynamic voltage                                    | Capacitive load                                                              | HVM        |      | HVP      | V      |
| DC, I <sub>bias</sub>              | OpAmp Bias supply current (both)                                | HVP  =  HVM  = 35V                                                           |            |      | 9        | mA     |
| I <sub>out</sub> (3)               | OpAmp Dynamic Output<br>Average current with external<br>supply |                                                                              | -75        |      | +75      | mA     |
| PSRR,P                             | OpAmp Positive power supply rejection ratio                     | @ 50kHz not tested in production                                             |            | -50  |          | dB     |
| PSRR,N                             | OpAmp Negative power supply rejection ratio                     | @ 50kHz not tested in production                                             |            | -50  |          | dB     |
| C <sub>load</sub>                  | OpAmp Load capacitance range                                    | Voltage mode Gain min 20dB                                                   | 0.4        |      | 24       | nF     |
| C <sub>int</sub>                   | OpAmp Integration capacitance                                   | Charge mode Gain min 20dB                                                    | 0.4        |      | 24       | nF     |
| K                                  | OpAmp Current ratio OUTK/OUT1                                   |                                                                              | 9.8        | 10   | 10.2     |        |



### **ELECTRICAL CHARACTERISTICS** (continued)

| Symbol                | Parameter                                                                                            | Test Condition                                                                                     | Min.                       | Тур.                | Max.                       | Unit     |
|-----------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|---------------------|----------------------------|----------|
| Vout0                 | OpAmp Output Voltage with 0V Input Voltage                                                           | External feedback programmed for DC gain value <30V/V                                              | -1                         |                     | +1                         | V        |
| V <sub>ref</sub> OUT  | Reference Voltage PIN13                                                                              |                                                                                                    | 2.4                        | 2.5                 | 2.6                        | V        |
| I <sub>vref</sub>     | Reference Voltage Output Current                                                                     |                                                                                                    | -1                         |                     | +1                         | mA       |
| V <sub>ref, cap</sub> | Filter capacitor at PIN13                                                                            |                                                                                                    | 10                         |                     | 100                        | nF       |
| V <sub>shifted</sub>  | Voltage shift value<br>(V <sub>PIN11</sub> - V <sub>PIN10</sub> )                                    | 1.0V ≤ Vin0-5 ≤ 3.5V                                                                               | V <sub>ref</sub> IN<br>-2% | V <sub>ref</sub> IN | V <sub>ref</sub> IN<br>+2% | <b>V</b> |
| Shifter Gain          | Analog Voltage Shifter DC<br>Voltage Gain                                                            | $V_{PIN11} = V_{REFIN} \rightarrow V'_{10}$<br>$V_{PIN11} = V_{REFIN} + 0.1V \rightarrow V''_{10}$ | 0.975                      | 1.00                | 1.025                      |          |
|                       | $\frac{\Delta V_{10}}{\Delta V_{11}}$                                                                | $G = \frac{V''_{10} - V'_{10}}{0.1}$                                                               |                            |                     |                            |          |
| BW <sub>∀shift</sub>  | Shifter circuitry Band Width                                                                         | 3dB amplitude drop                                                                                 |                            | 2                   |                            | MHz      |
| V <sub>ref</sub> IN   | External reference voltage (PIN14)                                                                   |                                                                                                    | 2.0                        |                     | 2.6                        | V        |
| I <sub>sleep</sub>    | Total current in Sleep Mode                                                                          | PIN7 at 0 logic                                                                                    |                            |                     | 800                        | μΑ       |
| EAoff                 | DC-DC converter Error<br>Amplifier Input voltage Offset<br>(V <sub>PIN14</sub> -V <sub>PIN21</sub> ) | V <sub>ref</sub> IN = 2.25V                                                                        | -12                        |                     | +12                        | mV       |
| I <sub>EA</sub>       | Error amplifier Current Capability                                                                   |                                                                                                    |                            | ±100                |                            | μА       |
| HVP%                  | Total HVP precision                                                                                  | V <sub>ref</sub> = 2.25V±0%                                                                        | -4                         |                     | +4                         | %        |
| V <sub>logic0</sub>   | Voltage level for 0 logic at digital input pin (Pin 1-4-7-15)                                        |                                                                                                    |                            |                     | 0.9                        | ٧        |
| V <sub>logic1</sub>   | Voltage level for 1 logic at digital input pin (Pin 1-4-7-15)                                        |                                                                                                    | 1.6                        |                     |                            | V        |
| Z <sub>time</sub>     | Decay period for $\Delta V =  19V $                                                                  | V <sub>ref</sub> (Pin14) = 2.25V See Fig. 3<br>0°C < T <sub>case</sub> < 80°C                      | 140                        |                     | 340                        | μs       |
| T <sub>op</sub>       | Operative period from Not<br>Selected phase to Selected<br>phase for each driver                     |                                                                                                    |                            |                     | 4                          | μs       |

Note 1: Selectable by external resistors.

Note 2: Set by external Coil and Capacitor from 80 to 550KHz.

Note 3: Take into account the total power dissipation.

Figure 1. Load Regulation

4/9



#### **OPERATIONAL AMPLIFIERS DESCRIPTION**

Each driver has two output stages scaled in current by a factor K = 10.

In voltage mode configuration the two outputs are shorted.

In charge mode configuration OUT1 drives a capacitor Cint and is closed in feedback, while OUTK drives the piezo, mirroring the current supplied to Cint, with a current multiplied by a K factor (see Fig.2).

The supply voltage can be internally generated by the DC-DC converter, or external, maintaining the DC-DC converter in sleep mode (PIN3 shorted to ground), in this case the supply voltage can be 0 to V5/12+4 minimum value up to 70V in single supply or V5/12+4 to 35V symmetrical to ground.

The drivers have 130dB DC gain and the Bandwidth is 500KHz. Stability is guaranteed with a minimum gain of 20dB, for a capacitive load in the range 0.4nF up to 24nF.

The drivers can be supplied with HVP-HVM (double supply mode) or with HVP-Ground (single supply mode). In both cases they can achieve a rail-to rail output dynamic range with an average load current up to  $\pm 75$ mA.

In double supply mode the input stage has -5V/+5V common mode dynamic range, while in single supply configuration it has 1.2V up to 10V input common mode dynamic range.

Figure 2. Charge Mode Configuration (configuration example; the final application depends on user needs according with Electrical Characteristics).



#### **Input Multiplexer**

MULTIPLEXER is controlled by internal logic with 3 digital inputs, supplied by IntVref (2.5V), it is compatible to 3.3V and 5V logic command signals, it allows to perform the following configuration:

Table 1.

| AandB<br>(PIN1) | AorB<br>(PIN4) | WENA<br>(PIN15) | INA+Status                | INB+Status                 | Comment                                                                    |
|-----------------|----------------|-----------------|---------------------------|----------------------------|----------------------------------------------------------------------------|
| 0               | 1              | Х               | INA+<br>connected to AGND | INB+<br>connected to AGND  | Both drv. inp. are disconnected from ext PIN and are connected to AGND     |
| 0               | 0              | Х               | INA+<br>connected to PIN9 | INB+<br>connected to PIN16 | Both drv. inp. are accesible (MUX is transparent)                          |
| 1               | 1              | 1               | INA+<br>connected to PIN9 | INB+<br>connected to AGND  | INA is selected                                                            |
| 1               | 0              | 1               | INA+<br>connected to AGND | INB+<br>connected to PIN16 | INB is selected                                                            |
| 1               | 1              | (F.E.)          | INA+<br>connected to PIN9 | INB+<br>connected to AGND  | From WENA Falling Edge, changes on AorB (pin 4) will not change MUX state. |
| 1               | 0              | (F.E.)          | INA+<br>connected to AGND | INB+<br>connected to PIN16 | From WENA Falling Edge, changes on AorB (pin 4) will not change MUX state. |

F.E. = Falling Edge

The MUX is at NOT inv. Inputs, and NO current flows through the MUX switches, because the driver input stage is designed with high impedance stage.

Figure 3. Not selected driver return to Zero Output voltage. Both drivers have the same behavior. The device is in operative condition and AandB (Pin1) and WENA (Pin15) are at 1 logic condition. The external feedback programmed for a DC gain value <30V/V.



4

#### Not selected Output return to 0V

Using the Multiplexer features and selecting just one driver, the second one, leaves its output voltage and "goes" to 0V (have showed in Fig. 3), in "long time" with controlled slope see table 1.

#### Voltage reference

An internal 2.5V voltage reference generator is connected to PIN13 (VrefOUT); it is based on an internal Band-Gap reference with a total precision of  $\pm 4\%$  and a current capability of  $\pm 1.0$ mA, it is always present even in sleep mode condition.

This voltage is used to supply the internal MUX logic, allowing both 3.3V or 5V logic input signals, also the internal bias current is based on this reference.

The DC-DC converter reference voltage comes from PIN14 (VrefIN), so that the user can use an external voltage reference (from 2.0V up to 2.6V) or the internal one, in this case, just shorting together VrefOUT and VrefIN (PIN13 and PIN14).

## **Voltage Shifter**

A voltage shifter is inserted to allow a ground symmetrical driving voltage on the piezo, starting from a positive (0V up to 5V) input signal coming from a positive supplied DAC. The DC Input-Output typical tranfer function is plotted in Fig. 4. This block works only in Double Supply mode, obviously it doesn't work if no negative supply is present. The voltage shifter output has not DC-current capability.

For more details see the application note.

# DC-DC CONVERTER DESCRIPTION

The DC-DC converter inside the chip can be supplied from 5V up to 12V and has two parts, one to supply the positive and one to supply the negative voltage.

The DC-DC converter loop "measures" the HVP voltage by the EXTERNAL voltage divider and

Figure 4. Shifter DC transfer function



PIN21. The HVP voltage is programmed by two external resistors as shown in the block diagram, its value is:

$$V_{HVP} = V_{PIN21} \cdot (1 + \frac{R_{fdb1}}{R_{fdb2}})$$

The DC-DC control loop precision will be improved lower than  $\pm 4\%$  respect external reference voltage and resistor voltage divider.

In Sleep Mode HVM is shorted to GND. When in single supply, HVM must be connected to GND.

The topology is a standard resonant full-wave boost one: the LC oscillation is kept running all the time and a set of comparators is used to synchronize turning on and off of the power MOS in order to have zero current and zero voltage switching and furthermore controlled rectification.

The step-up converter is designed to work in Linear mode, and an <u>AC compensation network is required (RC-comp) to guarantee the stability in a wide operative range (i.e. changing coil, load, output and input voltage...).</u>

According to the ouput voltage, the current loaded into the coil is changing like a Voltage Loop-Current Controlled system, and in every pulse there is a regulated power transfer to the load

The resonant LC topology has been chosen in order to limit the voltage slew-rate across the coil within reasonable values and so, to minimize radiation problems.

The negative converter is a simple charge transfer: it is supplied by the positive high voltage and it capacitively translates this positive voltage down to a negative one, obviously to limit radiation problems also the charge output has a limited slew-rate; moreover to reduce intermodulation phoenomenas the charge output is synchronized with the LC oscillations of the resonant boost.

This negative voltage is (not counting drops on external rectification diodes) in tracking with the positive one and so the negative output controller is not required.

If the drivers are supplied by HVP & HVM generated by external power supply the error amplifier output has to be connected to V5/12.

In the external supply configuration the maximum voltage between HVP and HVM (|HVP| + |HVM|) must not exceed 70V and maximum voltage between GND and HVM must be lower than 35V.

| DIM.  |                     | mm   |      | inch  |       |       |  |
|-------|---------------------|------|------|-------|-------|-------|--|
| Diwi. | MIN.                | TYP. | MAX. | MIN.  | TYP.  | MAX.  |  |
| А     |                     |      | 2.00 |       |       | 0.079 |  |
| A1    |                     |      | 0.25 |       |       | 0.010 |  |
| A2    | 1.51                |      | 2.00 | 0.060 |       | 0.079 |  |
| В     | 0.25                | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 |  |
| С     | 0.10                |      | 0.35 | 0.004 |       | 0.014 |  |
| D     | 8.35                |      | 9.35 | 0.33  |       | 0.37  |  |
| Е     | 7.60                |      | 8.70 | 0.30  |       | 0.34  |  |
| E1    | 5.02                | 6.10 | 6.22 | 0.20  | 0.24  | 0.244 |  |
| е     |                     | 0.65 |      |       | 0.025 |       |  |
| k     | 0° (min), 10° (max) |      |      |       |       |       |  |
| L     | 0.25                | 0.50 | 0.80 | 0.010 | 0.020 | 0.031 |  |

# OUTLINE AND MECHANICAL DATA





47/

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 2000 STMicroelectronics - Printed in Italy - All Rights Reserved

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

