T-73-53 # **SP9687AC** ## **DUAL ULTRA FAST COMPARATOR** (CONFORMS TO MIL-STD-883C CLASS B) The SP9687 is a dual ultra fast comparator manufactured with a high performance bipolar process which makes possible very short propagation delays (2.2ns typ.). The circuit has differential inputs and complementary outputs fully compatible with ECL logic levels. The output current capability is adequate for driving $50\Omega$ terminated transmission lines. The high resolution available makes the device ideally suited to analog-to-digital signal processing applications. A latch function is provided to allow the comparator to be operated in the follow-hold or sample-hold mode. The latch function inputs are intended to be driven from the complementary outputs of a standard ECL gate. If LE is high, and LE is low, the comparator function is in operation. When LE is driven low and LE high, the outputs are locked into the logical states at the time of arrival of the latch signal. If the latch function is not used, LE must be connected to ground. The device is pin compatible with the AD9687 and the AM687 (but faster). #### **FEATURES** - MIL-M-38510 Change Notification Observed - Full Quality Conformance Inspection - Propagation Delay 2.2ns Typ. - Latch Set-up Time 1ns - Input and Latch to Output Delays Matched to within ±200ps (Typ) - Complementary ECL Outputs - 50 Ohms Line Driving Capability - Excellent Common Mode Rejection - Supply Voltages +5V, -5V - Temperature Range: -55°C to +125°C (With Suitable Heat Sink) Fig.1 Pin connections - top view ### ABSOLUTE MAXIMUM RATINGS | Positive supply voltage | 6V | |-------------------------------------|-----------------| | Negative supply voltage: | -6V | | Output current | 30mA | | Input voltage | ±3V | | Differential input voltage | 3.5V | | Power dissipation | 590mW | | Storage temperature range | -65°C to +150°C | | Operating junction temperature | <175°C | | Lead temperature (soldering 60 sec) | 300° C | ### **CHANGE NOTIFICATION** The change notification requirements of MIL-M-38510 will be implemented on this device type. Known customers will be notified of any changes since last buy when ordering further parts if significant changes have been made. The outputs are open emitters, therefore external pulldown resistors are required. These resistors may be in the range of $50-200\Omega$ connected to -2.0V or $200-2000\Omega$ connected to -5.2V. Fig.2 Functional diagram SP9687 | Rev. | Α | В | | |------|-----------|-----------|--| | Date | 19 Jan 87 | 15 May 87 | | ### **ELECTRICAL CHARACTERISTICS** T-73-53 The characteristics apply over the ambient temperature range of -55 °C to +125 °C (Refer to Note 1). $V_{CC} = 5V \pm 0.25V$ ; $V_{EE} = -5.2V \pm 0.25V$ ; Load resistor RL = $50\Omega$ : $V\tau$ = -2.0V (Refer to Fig.2). | | 0 1 1 | . Value | | Cook amoun | Notes | Method/Conditions/Temp. | |-----------------------|--------|---------|---------|---------------|--------|-------------------------------| | Parameter | Symbol | Min. | Max. | Sub group Not | Mores | wethou/conditions/ remp. | | Input offset voltage | Voff | -5mV | +5mV | 1 | | Rsource $< 100\Omega$ | | Input offset voltage | Voff | -8mV | +8mV | 2,3 | | Rsource < 100Ω | | Input bias current | ls | | 20µA | 1 | | | | Input bias current | lв | | 40μA | 2,3 | | | | Input offset current | loff | −5µA | +5μA | 1 | | | | Input offset current | loff | −12µA | +12µA | 2,3 | | | | Supply current | lee | -68mA | | 1 | Note 2 | | | Supply current | 1 EE | -75mA | | 2,3 | Note 2 | | | Supply current | lcc | | 46mA | 1 | Note 2 | | | Supply current | Icc | | 50mA | 2,3 | Note 2 | | | Common mode range | Vсм | -2.5V | +2.5V | 7,8 | | Tested by function | | ECL output high | Vон | -0.960V | -0.810V | 1 | | \ | | ECL output high | Vон | -0.880V | -0.690V | 2 | | 11 | | ECL output high | Vон | -1.060V | -0.890V | 3 | | Measured at | | ECL output low | Vol | -1.850V | -1.650V | 1 | | $V_{CC} = 5V, V_{EE} = -5.2V$ | | ECL output low | Vol | -1.820V | -1.550V | 2 | | | | ECL output low | Vol | -1.900V | -1.650V | 3 | | [ ] | | Input to output delay | tpd | | 3ns | 9 | Note 3 | | | Input to output delay | tpd | | 4ns | 10,11 | Note 3 | | ### **NOTES** ### **GUARANTEED CHARACTERISTICS** The following characteristics are guaranteed, but not tested. | Parameter | Sumbal | Value | | Notes | Method/Conditions/Temp. | |---------------------------|-----------|-------|-------|--------|----------------------------| | | Symbol | Min. | Max. | Motes | Method/Conditions/Temp. | | Input capacitance | Cin | | 3pF | | | | Latch set up time | l ts | | 1ns | Note 1 | 25 °C (Q and Q) | | Latch set up time | ts | | 2.5ns | Note 1 | -55 °C to 125 °C (Q and Q) | | Latch to output delay | tpd ± (E) | | 3ns | Note 1 | 25 °C (Q and Q) | | Latch to output delay | tpd ± (E) | | 5ns | Note 1 | -55 °C to 125 °C (Q and Q) | | Minimum latch pulse width | tpw (E) | | 3ns | Note 1 | 25°C | | Minimum hold time | th | | 1ns | Note 1 | 25°C | ### NOTES ### THERMAL CHARACTERISTICS $\theta_{JA} = 110 \,^{\circ}\text{C/W}$ $\theta$ JC = 31 °C/W <sup>1.</sup> If the SP9687AC is to be operated with an ambient temperature in excess of 100°C it must be provided with an external heat sink or forced air cooling to ensure the junction temperature does not exceed 175°C. <sup>2.</sup> Refers to entire package. All other data refers to each comparator. <sup>+100</sup>mV and +10mV overdrive referred to inverting input. <sup>4.</sup> Sub groups 4, 5, 6 are not required. <sup>1.</sup> Switching parameters involving the latch are particularly difficult to perform and cannot be tested in production. Device characteristics plus a full conformance testing of other dynamic characteristics guarantees these parameters. #### **OPERATING NOTES** #### Interconnection techniques High speed components in general need special precautions in circuit board design to achieve optimum system performance. The SP9687, with around 50dB gain at 200MHz, should be provided with a ground plane having a low inductance ground return. All lead lengths should be as short as possible, and RF decoupling capacitors should be mounted close to the supply pins. In most applications, it will be necessary to solder the device directly into the circuit board to meet the full specified performance. The output lines should be designed as microstrip transmission lines backed by the ground plane. The characteristic impedance should be between $50\Omega$ and $150\Omega$ . Terminations to -2V, or Thevenin equivalents, should be used. The measurement system $(50\Omega)$ should have sufficient bandwidth not to degrade the measurement accuracy (>1GHz) and the signal source should have a rise time of better than 1ns. ### Operating sequence is: 1. Power up and apply input and latch signals. Input should be 100mV square wave, latch ECL levels. Connect monitoring scope(s). T-73-53 - 2. Select 'offset null'. - 3. Adjust offset null potentiometer for an output which switches evenly between states on clock pulses. - Measure input/output and latch/output delays at 5mV offset, 10mV offset and 25mV offset. ### Latched and unlatched gain The gain of a high speed, high gain comparator is difficult to measure, because of input noise and the possibility of oscillations when in the linear region. For a full ECL output level swing, the unlatched input shift required is approximately 1mV. In the latched mode, the feedback action in effect enhances the gain and the limitation in the noise/oscillation level; under these conditions the usable resolution is 100µV, although this is only achieved by careful circuit design and layout. Fig.3 Dynamic test circuit SP9687 ### Timing diagram The timing diagram, Fig.4, shows in graphic form a sequence of events in the SP9687. It should not be interpreted as 'typical' in that several parameters are multivalued and the worst case conditions are illustrated. The top line shows two latch enable pulses, high for 'compare', and low for latch. The first pulse is used to highlight the 'compare' function, where part of the input action takes place in the compare mode. The leading edge of the input signal, here illustrated as a large amplitude, small overdrive pulse, switches the comparator over after a time $t_{Pd}$ . Output Q and $\overline{Q}$ transitions are essentially similar in timing. The input signal must occur at a time $t_s$ before the latch falling edge, and must be maintained for a time $t_n$ after the latch falling edge, in order to be acquired. After $t_n$ , the output ignores the input status until the latch is again strobed. A minimum latch pulse with $t_{Pw(E)}$ is required for the strobe operation, and the output transitions occur after a time $t_{Pd(E)}$ . The $\overline{LE}$ input is omitted for clarity. Fig.4 Timing diagram SP9687 th tow(E) Vсм #### **DEFINITION OF TERMS** Voff Input offset voltage - the potential difference required between the input terminals to cause the output to change state. Input offset current - the difference between the currents into the inputs when a potential difference of ±100mV is applied. ### Switching terms (Refer to Fig.4) t<sub>pd+</sub> Input to output high delay - The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output LOW to HIGH transition. tpd- Input to output low delay - The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output HIGH to LOW transition. t<sub>pd+(E)</sub> Latch enable to output high delay - The propagation delay measured from the 50 % point of the latch enable signal LOW to HIGH transition to the 50 % point of an output LOW to HIGH transition. t<sub>pd-(E)</sub> Latch enable to output low delay - The propagation delay measured from the 50% point of the latch enable signal LOW to HIGH transition to the 50% point of an output HIGH to LOW transition. ts Minimum set-up time - The minimum time before the negative transition of the latch enable signal that an input signal change must be present in order to be acquired and held at the outputs. The minimum time after the negtive transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the outputs. Minimum latch enable pulse width - The minimum time that the latch enable signal must be HIGH in order to acquire and hold an input is an acquire and hold an input is a change. Input voltage range - The range of input voltages for which the offset and propagation delay specifications are valid. ### **PERFORMANCE CURVES** Unless otherwise specified, standard conditions for all curves are $T_{amb}=25^{\circ}$ C, Vcc=5.0V, VEE=-5.2V Fig.5 Open loop gain as a function of frequency Fig.6 Propagation delay, latch to output as a function of overdrive Fig.7 Propagation delay, input to output as a function of overdrive Fig.8 Set-up time as a function of temperature Fig.9 Set-up time as a function of input overdrive Fig.10 Propagation delay, input to output as a function of temperature Fig.11 Propagation delay, latch to output as a function of temperature Fig.12 Output rise and fall times as a function of temperature Fig.13 Input bias currents as a function of temperature T-73-53 Fig.14 Output levels as a function of temperature Fig.15 Response to various input signals levels Fig.16 Burn in/life test circuit NOTES: (1) PDA is 5% and based on sub groups 1 and 7. (2) Burn in temperature = 100°C. T-90-20