## **PRELIMINARY** #### **FEATURES** - Fast Read Access Time —70ns - 5 Volt-only Operation Including Write - Fast Nonvolatile Write Cycle Internally Latched Data and Address 70ns Byte-load Cycle 5ms Byte-write Cycle - Automatic Page Write - -1 to 64 Bytes in a Single High Voltage Cycle - -Full-chip Rewrite in .65 second - Software Control Capability - -Protection Against Nonvolatile Writes - -5V Chip Erase - -5V Read of Electronic Signature - On-chip False Write Protection - 10.000 Rewrites per Byte - -High Voltage Applied Only to Updated Bytes #### **OVERVIEW** The XL28C65A is a full-featured, 8K x 8 bit CMOS E²PROM (Electrically Erasable Programmable Read Only Memory). Operationally, it is compatible with industry standard 64K devices, but it offers improved speed and power efficiency. (Read access times can be as low as 70ns; standby current, less than $100\mu$ A). It features a page-wide input buffer and improved protection against inadvertent writes. Most operating modes function from a single 5V power supply, and the XL28C65A is manufactured with EXEL's proven double-metal, $2\mu$ CMOS process. # 8K X 8 CMOS Electrically Erasable PROM The fully-automatic, 64-byte page-write allows the entire memory to be programmed in less than 0.65 sec. Internal latches, for address and data, free the system bus during the 5ms self-timed, nonvolatile write period. Moreover, the byte-load cycle time matches the read #### PIN CONFIGURATION 28 pin DIP; 32 pin LCC #### **PIN NAMES** | Ready/Busy Indicator | |-------------------------| | Address Inputs | | Data Outputs | | Chip Enable | | Output Enable | | Write Enable | | Supply Voltage | | Power and Signal Ground | | No Connect | | | #### BLOCK DIAGRAM access time, adding to system performance. Three separate status indicators maximize the device's versatility: $\overline{DATA}$ polling, toggle polling and the $R/\overline{B}$ pin. Inadvertent writes are inhibited by a wide range of protections built into the XL28C65A. A low $V_{\rm CC}$ lockout feature disables nonvolatile writes when $V_{\rm CC}$ drops below 4.0V ( $\pm 5$ %). Software controlled data protection (not previously available on 64K E²PROMs) utilizes a nonvolatile data-protect bit that enables and disables nonvolatile writes. Additionally, the XL28C65A features power-on reset and noise protected $\overline{\rm WE}$ . The XL28C65A is compatible with existing 64K E<sup>2</sup>PROMs—both pinout and operating modes conform to industry standards. This compatibility extends to higher and lower density E<sup>2</sup>PROMs as well. The addition of such features as software control does not impact standard modes of operation. #### **APPLICATIONS** The nonvolatile storage in the XL28C65A replaces dip switches as a means of storing configuration data. It delivers firmware for booting up systems, and for operating industrial and process controllers, traffic controllers, robotics and telemetry, measuring instruments and appliance controls. It retains phone numbers and messages in facsimile machines. The XL28C65A is ideal in applications that are self-adapting (such as video games and systems that require automatic re-calibration), as well as those that must tolerate power failures. #### **ENDURANCE and DATA RETENTION** The XL28C65A is designed for applications requiring up to 10,000 rewrites per E<sup>2</sup>PROM byte. It provides 10 years of secure data retention, with or without power applied. ## **DEVICE OPERATION—STANDARD MODES** Three control pins ( $\overline{CE}$ , $\overline{OE}$ and $\overline{WE}$ ) select all standard, user operating modes for the XL28C65A. Two modes—chip erase and electronic signature read—each require a higher supply voltage on one input pin. (This conforms with existing E²PROM technology.) Software command sequences, described below, provide an alternative, 5V-only, access to these special modes. #### **Read Mode** Data is read from the XL28C65A by bringing both $\overline{CE}$ and $\overline{OE}$ low while keeping $\overline{WE}$ high. With the read mode selected, address lines can be changed at any time, in any order to read data at various locations in the E²PROM array. Read access time is measured from the latter of: the time when the controlling line goes low ( $\overline{CE}$ or $\overline{OE}$ ), or the time when the address is established. The device can be read an unlimited number of times, because the stored charge that defines the bit state is not affected by a read cycle. #### Write Mode The XL28C65A uses a two-step process to store new data. Byte-load cycles fill latches in a volatile page buffer. A subsequent high voltage cycle transfers new entries in the page-buffer to the E<sup>2</sup>PROM array. The XL28C65A contains 128 64-byte pages. Address line $A_6$ - $A_{12}$ identify the page; lines $A_0$ - $A_5$ identify the byte within the page. All bytes written within one write cycle must be on the same page ( $A_6$ - $A_{12}$ must remain unchanged). Any number of the 64 bytes in the page can be written or re-written, in any order; the last data written is retained. Either WE or CE can be used to trigger the byte-load cycle. The address is latched into internal address latches upon the falling edge of $\overline{\text{WE}}$ or $\overline{\text{CE}}$ (the other line already being low). A byte-load timer is started on the subsequent rising edge of the controlling line. The timer provides a 100 $\mu\text{S}$ window for initiating the next byte-load cycle. Byte-loading can continue indefinitely if each new load cycle is started within the timeout period. When the timer times out, additional byte-loads are inhibited and data is automatically transferred from the page buffer to the E2PROM array by a high voltage cycle. Byte flags, set during the byte-load cycles, ensure that high voltage is applied only to newly written bytes. By avoiding the unnecessary cycling of bytes, the endurance of the array is extended. The high voltage cycle is immune to any overlapping control pin activity. A write-latch is set on the first byte-load of each write cycle. Output pins remain in a high impedance state except during a byte-load (when they contain new input data) or during a status register read (see below). When the high voltage cycle is completed, the write-latch is reset and the operating mode is again determined by the control pins ( $\overline{CE}$ , $\overline{OE}$ and $\overline{WE}$ ). ## **Output Disable Mode** If, while in the read mode, $\overline{OE}$ is brought high, the device remains in the read mode, but with the outputs disabled. (I/O pins are in a high impedance state). When $\overline{WE}$ is brought low, the device enters the write mode regardless of the state of $\overline{OE}$ . ## Standby Mode Whenever $\overline{CE}$ is brought high, the device operates in standby mode, with the I/O pins in a high impedance state. Standby power dissipation is less than $100\mu$ A with CMOS level inputs. While $\overline{CE}$ remains high, all input pins except $\overline{WE}$ are on standby, insulating the device from activity on the system busses. #### MODE SELECTION | | | | | Address Lines | | | Data | |-------------------------|-----------------|------------------|-----------------|--------------------------------------------------------------------------------|------------------|----------|-------------| | Mode | CE | ŌE | WE | A <sub>12</sub> -A <sub>10</sub> A <sub>9</sub> A <sub>8</sub> -A <sub>0</sub> | | Lines | | | Read | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Memory Address | | Data Out | | | Write | VIL | Х | ViL | Memory Address | | | Data In | | Output Disable | VIL | V <sub>IH</sub> | V <sub>IH</sub> | x x x | | High Z | | | Standby | V <sub>IH</sub> | Х | Х | x x x | | High Z | | | Chip Erase | V <sub>IL</sub> | ٧ <sub>+</sub> • | V <sub>IL</sub> | Х | Х | Х | Data In = X | | Electronic<br>Signature | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | х | V <sub>H</sub> * | Х | Data Out | <sup>\*</sup> V<sub>H</sub> = 12V ± .5V ## **DEVICE OPERATION—HIGH VOLTAGE MODES** ## **Chip Erase Mode** The chip erase mode allows the entire E²PROM array to be erased with a single command. Chip erase operates like an ordinary write cycle except for the high voltage (11.5V to 12.5V) required on the OE control pin. Chip erase occurs after the first byte-load cycle, but in this case, the data on the I/O pins is ignored. A byte containing all "1s" is automatically written to all locations in the E²PROM array. ## **Electronic Signature Mode** The electronic signature identifies the manufacturer and the type of the part. It can be read by a standard read operation accompanied by a high voltage (11.5V to 12.5V) on the $A_9$ pin. $A_0$ selects one of two 8-bit codes to be output: $A_0 = 0$ returns the manufacturer's ID, $A_0 = 1$ returns the part type. All other address lines are "don't care" during this operation. ## **DEVICE OPERATION—SOFTWARE CONTROL** Under software control, the XL28C65A offers 5V-only data protect, chip erase and electronic signature modes. Software control is accomplished by byte-load sequences involving specific address and data patterns. Only the high order (page) address lines (A<sub>12</sub>-A<sub>6</sub>) are significant; however, all data lines are utilized. Short command sequences require three byte-loads; long sequences require six byte-loads. Whenever one of these sequences is recognized in a write operation, it is executed as a software command sequence, and any preceding byte-loads are lost. These address and data patterns could conceivably occur in a normal application. However, the protocol utilizes differing page addresses within one write cycle—a practice that is illegal in standard write operations. ## **Electronic Signature** If executed within the timeout period following the second byte-load in a software command sequence, a standard read operation will access the electronic signature. At all other times in a software command sequence, the contents of the status register will be returned, as during a standard write cycle. ### Chip Erase Mode This software command sequence activates the standard chip erase, but without the high voltage input on the $\overline{OE}$ pin. When the byte-loads for the command are complete, all byte flag latches are set. When the byte-load timer expires, a special mass-mode high voltage cycle is performed, erasing the entire E²PROM array. The device then returns to standard read mode. ## Software Command Sequence: | Byte-load | A <sub>12</sub> -A <sub>6</sub> | O <sub>7</sub> -O <sub>0</sub> | |-----------|---------------------------------|--------------------------------| | 1 | 55 (hex) | AA (hex) | | 2 | 2A (hex) | 55 (hex) | | 3 | 55 (hex) | XX00XXXX (binary) | | 4 | 55 (hex) | AA (hex) | | 5 | 2A (hex) | 55 (hex) | | 6 | 55 (hex) | 1X01XXXX (binary) | ## Set Data Protect/Write Mode This software command sequence disables the high voltage cycle for standard writes (those controlled by the enable lines). Each set data protect command can be followed by data for one page of the E²PROM array. Thereafter, standard writes are disabled, and can be enabled only by a reset data protect command. However, additional pages can be written by the set data protect command. #### Software Command Sequence: | Byte-load | A <sub>12</sub> -A <sub>6</sub> | O <sub>7</sub> -O <sub>0</sub> | |-----------|---------------------------------|--------------------------------| | 1 | 55 (hex) | AA (hex) | | 2 | 2A (hex) | 55 (hex) | | 3 | 55 (hex) | XX10XXXX (binary) | When this command is recognized, the part remains in write mode. Any number of normal byte-load cycles can be performed in the same write cycle. When the byte-load timer expires, a normal high voltage cycle occurs, writing the page buffer data to the E²PROM array and setting a nonvolatile data protect bit. If the data protect bit was already set—by a previous set data protect command—it remains set. If a power failure interrupts the operation, neither the data nor the protect bit is written. Setting the data protect bit inhibits only the high voltage cycles of standard writes (those controlled by the enable lines); byte-load cycles are still accepted. When the byte-load timer expires, the part skips the high voltage cycle and becomes accessible to the standard read mode. Because the data protect bit is a nonvolatile E<sup>2</sup> element, protect mode status is maintained during power off. #### Reset Data Protect/Write Mode This software command sequence re-enables the high voltage cycle of the standard write. Each reset data protect command can be accompanied by data for one page of the E2PROM. Standard writes are then enabled, until disabled by a subsequent set data protect command. ## Software Command Sequence: | Byte-load | A <sub>12</sub> -A <sub>6</sub> | O <sub>7</sub> -O <sub>0</sub> | |-----------|---------------------------------|--------------------------------| | 1 | 55 (hex) | AA (hex) | | 2 | 2A (hex) | 55 (hex) | | 3 | 55 (hex) | XX00XXXX (binary) | | 4 | 55 (hex) | AA (hex) | | 5 | 2A (hex) | 55 (hex) | | 6 | 55 (hex) | XX10XXXX (binary) | The six byte-loads specifying this command leave the part in write mode: any number of nomal byte-load cycles can be performed in the same write cycle. When the byte-load timer expires, a normal high voltage cycle occurs, writing the page buffer data to the E2PROM array and resetting the nonvolatile data protect bit. If the data protect bit was already reset (by a previous reset data protect command), it remains set. If a power failure interrupts the operation, neither the data nor the protect bit is written. For normal, hardware-controlled writes, the data protect bit inhibits only the high voltage cycles; byte-load cycles are accepted. When the byte-load timer expires, the part skips the high voltage cycle and reverts to read mode. Because the data protect bit is a nonvolatile E<sup>2</sup> element, protect mode status is maintained during power off. #### MONITORING DEVICE STATUS Because the byte-load timer and its high voltage cycle are completely under the control of the XL28C65A, a status register and READY/BUSY pin allow the host system to monitor device status. ### **Status Register** Any read performed while the write-latch is set is interpreted as a status register read. (Reading the status register has no effect on the byte-load timer, byte-load flags, high voltage cycle or the contents of the page buffer.) The status of a write operation is monitored in one of two ways: Toggle Polling or $\overline{DATA}$ Polling. While the write-latch is set, $O_6$ will toggle between 0 and 1 on successive reads; $O_7$ will hold the complement of bit 7 of the last byte loaded. When the write-latch is reset, the write operation is complete. $O_6$ and $O_7$ become bits 6 and 7 of the actual byte location. Bit 6 will no longer toggle; bit 7 will no longer be a complement. While the write cycle is in progress, there is additional information available from the status register, as follows: Bits 0 and 1: Reserved for use by factory Bit 2: Always 0 Bit 3: 1 means data protect feature is enabled 0 means data protect feature is disabled Bit 4: Always 1 Bit 5: Reserved for use by factory Bit 6: Used in Toggle polling Bit 7: Used in DATA polling ## Ready/Busy Pin The R/ $\bar{B}$ pin (Pin 1) is a dedicated device status indicator. During device operation, it remains at a logic '1' except when the XL28C65A is internally occupied with a nonvolatile write cycle, or when the supply voltage is below 4.0V (see Low $V_{CC}$ Lockout). When a write cycle is initiated, $R/\overline{B}$ is brought to a logic '0'. It returns to a logic '1' when the corresponding high voltage cycle is completed. $R/\overline{B}$ can be polled to determine write cycle status, or it can be used to initiate an interrupt to the controller. This output line is configured as an open-drain driver, allowing R/B outputs from two or more XL28C65As to be OR-tied. Consequently, it requires an appropriate pull-up resistor. (See Figure 1.) For either CMOS or TTL logic, a good starting value for this resistor is 2.2K ohms. A higher value can be used to save power in CMOS applications. Figure 1. OR-Tied R/B Pins #### WRITE PROTECT MECHANISMS The XL28C65A features several mechanisms to protect it from inadvertent writes that might occur during power supply transitions or periods of system noise. In addition to the user-controlled protection mechanisms, the following are built in. ### **Power on Reset** At power on, operation is inhibited until $V_{\rm CC}$ is stable and sufficiently high. All modes are disabled until $V_{\rm CC}$ reaches 3.0 to 3.5V. Read operations are enabled as soon as $V_{\rm CC}$ is adequate; write operations are enabled 1ms later. #### Low V<sub>CC</sub> Lockout High voltage cycles are automatically disabled whenever $V_{CC}$ drops below 4V ( $\pm 5\%$ ). (Byte-load cycles are not directly affected: the $V_{CC}$ sensor is sampled when the byte-load timer expires.) If $V_{CC}$ is below threshold, the part skips the high voltage cycle and will operate only in read mode. All attempts to write the E²PROM array are locked out until $V_{CC}$ reaches the required voltage. R/ $\bar{B}$ outputs $V_{IL}$ while $V_{CC}$ is below threshold (and above 1.0V). ## **Noise Protection** Write pulses of less than 10ns duration on the $\overline{\text{WE}}$ pin will not set the write-latch. ## **MAXIMUM RATINGS** | Temperature under bias | | |------------------------|----------------| | Storage temperature | -65 to +150°C | | Voltage on any pin* | -1.0 to +7.0V | | Voltage on OE pin* | -1.0 to +22.0V | | DC output current | | <sup>\*</sup> With respect to ground NOTE: These are STRESS ratings only. Appropriate conditions for operating these devices are given elsewhere. Stresses beyond those listed here may permanently damage the part. Prolonged exposure to maximum ratings may affect device reliability. > Although this product includes specific circuitry to protect it from electrostatic discharge, conventional precautions should be taken to avoid any voltages higher than the rated maxima. ## D.C. CHARACTERISTICS $TA = 0^{\circ} C \text{ to } 70^{\circ} C, V_{CC} = 5V \pm 10\%$ | Symbol | Parameter | Min. | Max | Units | Test Conditions | |------------------|----------------------------------------|-----------------------------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------| | lcc | V <sub>CC</sub> Current – Active | | 30+<br>5/MHz | mA | CE = OE = V <sub>IL</sub> WE = V <sub>IH</sub> I/O's = open AO-A12 toggling | | I <sub>SB</sub> | V <sub>CC</sub> Current—Standby | | 2 | mA | CE = WE = V <sub>IH</sub> OE = V <sub>IL</sub> I/O's = open A <sub>0</sub> - A <sub>12</sub> = V <sub>CC</sub> | | I <sub>SBC</sub> | V <sub>CC</sub> Current − CMOS Standby | | 100 | uA | $\overline{CE} = \overline{WE} >= V_{CC}^{-}.2$ $\overline{OE} = V_{IL}$ $I/O's = open$ $A_0 - A_{12} = V_{CC}$ | | I <sub>LI</sub> | Input Leakage Current | | 10 | uА | V <sub>IN</sub> = GND to V <sub>CC</sub> | | l <sub>LO</sub> | Output Leakage Current | | 10 | uA | $\frac{V_{OUT} = GND \text{ to } V_{CC}}{CE} = V_{IH}$ | | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage | | 0.4 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4<br>V <sub>CC</sub> -0.1 | | V<br>V | I <sub>OH</sub> = -400 uA<br>I <sub>OH</sub> = -10 uA | CAPACITANCE TA = +25°C, f = 1.0 MHz, | Symbol | Test | Max. | Units | Test Conditions | |------------------|--------------------------|------|-------|-----------------------| | C <sub>I/O</sub> | Input/Output Capacitance | 10 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> | Input Capacitance | 6 | pF | V <sub>IN</sub> = 0V | # **AC OPERATING CHARACTERISTICS** READ CYCLE (See Figures 2&3) | Symbol | Parameter | Min | Max | Unite | |------------------|-----------------------------------|-----|-----|-------| | <del></del> | Read Cycle Time | 70 | | n\$ | | t <sub>RC</sub> | Address Access Time | | 90 | nS | | -t <sub>AA</sub> | Chip Enable Access Time | | 90 | nS | | t <sub>CE</sub> | | | 40 | nS | | toe | Output Enable Access Time | 5 | | nS | | t <sub>IZ</sub> | Chip Enable to Output in Low Z | 5 | 35 | nS | | t <sub>HZ</sub> | Chip Disable to Output in High Z | | + | nS | | touz | Output Enable to Output in Low Z | 5 | 35 | nS | | t <sub>OHZ</sub> | Output Disable to Output inHigh Z | | 33 | nS | | tou | Output Hold from Address Change | 15 | | 113 | # WRITE CYCLE (See Figures 4, 5, 6) | Symbol | Parameter | Min | Max | Units | |------------------|-----------------------------|-----|--------------------------------------------------|-------| | | Write Cycle Time | | 5 | mS | | twc | | 1 | 100 | μS | | t <sub>BLC</sub> | Byte Load Cycle | | 100 | μS | | t <sub>BLT</sub> | Byte Load Time | 0 | | nS | | t <sub>AS</sub> | Address Setup Time | | | | | t <sub>AH</sub> | Address Hold Time | 35 | | nS | | t <sub>cs</sub> | Write Setup Time | 0 | | nS | | t <sub>CH</sub> | Write Hold Time | 0 | | nS | | t <sub>CP</sub> | Chip Enable Pulse Width | 50 | | nS | | toes | Output Enable Setup Time | 5 | | nS | | t <sub>OEH</sub> | Output Enable Hold Time | 5 | | nS | | twp | Write Enable Pulse Width | 60_ | | nS | | twph | Write Pulse Width High | 60 | | nS | | t <sub>DS</sub> | Data Setup Time | 30 | | nS | | t <sub>DH</sub> | Data Hold Time | 0 | ļ | nS | | tews | Busy to Write Recovery Time | 50 | <del> </del> | nS | | t <sub>BP</sub> | CE and WE Low to R/B Low | | 150 | nS | ## **ORDERING INFORMATION** Standard Configurations: | Prefix | Temperature Range | Part Type | Package* Type | Access Time ns | |--------|-------------------|-----------|---------------|----------------| | XL | S | 28C65A | C, D, P | 70, 90, 110 | | XL | E | 28C65A | C, D, P | 70, 90, 110 | | XL | M | 28C65A | С | 90, 110, 130 | <sup>\*</sup>Contact EXEL for your special packaging requirements ## Part Numbers: