



PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

## PM6344 EQUAD

# MEETING ETS 300 011 REQUIREMENTS WITH THE EQUAD

Issue 2: 1998



## PM6344 EQUAD

PMC-970239 ISSUE 2 QUADRUPLE E1 FRAMER

#### **CONTENTS**

| CONTENTS                                                                 | I                    |
|--------------------------------------------------------------------------|----------------------|
| LIST OF FIGURES                                                          | 1                    |
| LIST OF TABLES                                                           | 2                    |
| 1 SCOPE                                                                  | 3                    |
| 2 REFERENCES                                                             | 4                    |
| 3 DEFINITIONS AND TERM GLOSSARY                                          | 5                    |
| 4 BACKGROUND AND OVERVIEW                                                | 11                   |
| 5 SOFTWARE RECOMMENDATIONS                                               | 12                   |
| <ul> <li>5.1 INITIALIZATION</li></ul>                                    | 12<br>17<br>18<br>22 |
| 6 HARDWARE RECOMMENDATIONS                                               | 29                   |
| 7 TEST DETAILS                                                           | 31                   |
| <ul> <li>7.C.2 ELECTRICAL CHARACTERISTICS</li></ul>                      | 31<br>37<br>38<br>41 |
| APPENDIX A RECOMMENDED FRAMING SOFTWARE                                  | 42                   |
| A.1 IMPLEMENTATION ASSUMPTIONS<br>A.2 EXAMPLE INTERRUPT-HANDLING ROUTINE | 42<br>44             |
| APPENDIX B EXPLANATION OF SOFTWARE RESPONSE TO C.4.3 (TBR 004 B.5.2)     | 60                   |
| APPENDIX C EXPLANATION OF SOFTWARE RESPONSE TO C.4.4 (TBR 004 B.5.3)     | 74                   |
| APPENDIX D EXPLANATION OF SOFTWARE RESPONSE TO C.4.5 (TBR 004 B.4.2)     | 86                   |



ISSUE 2



PMC-970239

QUADRUPLE E1 FRAMER

## LIST OF FIGURES

| Figure 1. Event Decision Tree | .26 |
|-------------------------------|-----|
|-------------------------------|-----|





PMC-970239 ISSUE 2 QUADRUPLE E1 FRAMER

#### LIST OF TABLES

| Table 1. | Recommended Register Initialization            | 14 |
|----------|------------------------------------------------|----|
| Table 2. | States Matrix at User Side                     | 21 |
| Table 3. | States Matrix at Network Side                  | 22 |
| Table 4. | Transient States Matrix                        | 29 |
| Table 5. | Correspondence Between States Table and C Code | 60 |



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### 1 SCOPE

This document is the second issue of the recommendations for configuring the latest revision of the PM6344 EQUAD for compliance with ETS 300 011 requirements. This revision of the EQUAD is that with ID[0] bit =1. This new issue's software initializations and service routines are simplified versions of the recommendations of the first issue of this document. For recommendations for EQUAD versions with ID[0] bit = 0 please consult the PMC Applications Customer Support.

PMC PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### 2 REFERENCES

- ETSI, ETS 300 011 (April 1992), "ISDN; Primary Rate User-Network Interface Layer 1 Specification and Test Principles"
- ETSI, ETS 300 011 Amendment 1 (December 1994), "ISDN; Primary Rate User-Network Interface Layer 1 Specification and Test Principles"
- ETSI, TBR 004 (November 1995); "ISDN; Attachment requirements for terminal equipment to connect to an ISDN using ISDN primary rate access"
- ITU-T Recommendation G.703, Study Group XVIII, Resolution No. 2 (April 1991), "Physical/Electrical Characteristics of Hierarchical Digital Interfaces"
- ITU-T Recommendation G.704, Study Group XVIII, Resolution No. 2 (April 1991), "Synchronous Frame Structures Used at Primary and Secondary Hierarchical Levels"
- ITU-T Recommendation G.706, Study Group XVIII, Resolution No. 2 (April 1991), "Frame Alignment and Cyclic Redundancy Check (CRC) Procedures Relating to Basic Frame Structures Defined in Recommendation G.704"
- ITU-T Recommendation I.431 (03/93), "Primary Rate User-Network Interface Layer 1 Specification"
- PMC-Sierra, Inc. ,"EQUAD With QDSX Reference Design", PMC-960911, Issue 1



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

#### 3 DEFINITIONS AND TERM GLOSSARY

ISSUE 2

- AIS Alarm Indication Signal. This is a standardized (ITU-T G.704) signal consisting of an unframed all-ones signal. It is transmitted when the data source for the transmit data is unavailable. The EQUAD provides the ability to transmit and detect AIS.
- B-Channel The B-Channel is the "building block" of the ISDN user channel. Different numbers of B-Channels are grouped with a D-Channel to produce H0, H11 and H12 ISDN channels.
- BER Bit Error Ratio. This is the ratio of errored bits received to the total bits received.
- CAS Channel-Associated Signalling. This is a standardized (ITU-T G.704) use of TS16 of the E1 frame. CAS consists of sending a 16-frame signalling multiframe in TS16. CAS is not used for ISDN.
- CCS Common Channel Signalling. This is a standardized (ITU-T G.704) use of TS16 of the E1 frame. CCS consists of sending HDLC formatted packets over TS16. CCS is the same as the D-Channel for ISDN primary rate applications.
- CDRC Clock and Data Recovery Unit. Used by PMC-Sierra to denote the functional block within the EQUAD which contains the circuitry for recovering the timing from the received E1 signal to which the received data is re-timed. It is implemented with a DPLL.
- CMF CRC-4 Multiframe. This is a standardized (ITU-T G.704) use of the International Use Bits, Si, in Timeslot 0 of the E1 frame. The Si bits are used to provide a MFAS, a CRC-4 check calculated over the E1 payload, and a far end error indication via E-bits.
- CRC Cyclic Redundancy Check. A type of parity check used to detect bit errors across a transmission link.
- D-Channel The D-Channel is the ISDN datalink channel associated with some number of ISDN user channels. The D-Channel carries LAPD formatted messages. It is carried in TS16 of the E1 frame for ISDN primary rate applications.
- DPLL Digital Phase-Locked Loop. This term is used for phase-locked loops which make phase corrections in discrete (quantized) corrections.

PMC-Sierra, Inc.

PM6344 EQUAD

 PMC-970239
 ISSUE 2
 QUADRUPLE E1 FRAMER

- DJAT Digital Jitter Attenuator. This term is used by PMC-Sierra to denote the functional block within the EQUAD which contains the circuitry to attenuate the phase jitter on the transmit timing reference. It is implemented with a DPLL.
- E1 European First Order transmission format. This is the standardized (ITU-T G.704) base format of the European Pleisosynchronous Digital Hierarchy. It operates at 2048 kbit/s.

The E1 format consists of frames consisting of 32 octets, or timeslots (numbered 0 to 31). Timeslot 0 alternates between containing an FAS and containing the National Use bits (Sn[8:4]) and an A-bit for RAI. All Timeslot 0s contain an International Use Bit (Si) which can be used to provide a CMF format.

- EQUAD Quadruple E1 Framer. This is the mnemonic label PMC-Sierra gives to its PM6344 device.
- ETSI European Telecommunication Standards Institute. This is a standards body that has the primary objective of end-to-end compatibility for pan-European telecommunications connections.
- F0 State zero in the I.431 states table for the user side of the UNI. This state is "Loss of Power on User Side". In this state, the TE can neither transmit nor receive signals.
- F1 State one in the I.431 states table for the user side of the UNI. This state is the "Operational State". In this state, network timing and Layer 1 service is available, CRC multiframing is transmitted and received.
- F2 State two in the I.431 states table for the user side of the UNI. This state is the "Fault Condition No. 1". This state is the same as F1 except RAI is received. The differences between this state and State F5 depend on the I.604 option used in the network.
- F3 State three in the I.431 states table for the user side of the UNI. This state is the "Fault Condition No. 2". In this state, network timing is not available, the user side detects loss of signal (and corresponding loss of frame alignment), and the user side transmits NOFs, but with RAI.
- F4 State four in the I.431 states table for the user side of the UNI. This state is the "Fault Condition No. 3". In this state, network timing is not available, the user side detects AIS (and corresponding loss of frame alignment), and the user side transmits NOFs, but with RAI.

PMC PMC-Sierra, Inc.

| PMC-970239 | ISSUE 2 | QUADRUPLE E1 FRAMER |
|------------|---------|---------------------|
|            |         |                     |

- F5 State five in the I.431 states table for the user side of the UNI. This state is the "Fault Condition No. 4". This state is the same as F1 except RAI is received. The differences between this state and State F2 depend on the I.604 option used in the network.
- F6 State six in the I.431 states table for the user side of the UNI. This state is the "Power On State". This is the only transient state for the user side defined in I.431. The user side may change to another state after detection of a received signal.
- FAS Frame Alignment Signal. This term is used both for the frame alignment signal itself (a 0011011 pattern) and for E1 frames that contain the frame alignment signal in Timeslot 0.
- FEBE Far End Block Error. In E1, this term refers to the E-Bits in the CMF structure. Two E-Bits are provided, one for each sub-multiframe. They are set to logic zero in the output signal when the input signal contains a CRC error.
- FIFO First In, First Out. This term refers to a kind of digital buffer which outputs the data serially in the same order in which it was input.
- FRMR Framer. Used by PMC-Sierra to denote the functional block within the EQUAD that contains the framing circuitry required to find and maintain FAS and MFAS alignment to the received E1 signal. It also contains circuitry for the detection of RAI and AIS.
- FTP Feature Test Plan. The term used by PMC-Sierra to describe the procedures used by the PMC-Sierra Product Verification group to verify the functionality of a PMC-Sierra product. Generally, the FTP is performed on an evaluation PCB designed for that purpose, using industry standard test equipment. By PMC-Sierra's ISO-9001 procedures, the FTP must be passed successfully before releasing a product as a Production device.
- G0 State zero in the I.431 states table for the network side of the UNI. This state is "Loss of Power in the NT1". In this state, the NT1 can neither transmit nor receive signals.
- G1 State one in the I.431 states table for the network side of the UNI. This state is the "Operational State". In this state, network timing and Layer 1 service is available, CRC multiframing is transmitted and received.

PMC-Sierra, Inc.

| PMC-970239     | ISSUE 2                                                                                                                                                                       | QUADRUPLE E1 FRAMER                                                                                                |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| G2             | State two in the I.431 states table for the state is the "Fault Condition No. 1". The RAI is received. The differences betwee on the I.604 option used in the network.        | he network side of the UNI. This is state is the same as G1 except on this state and State G5 depend               |
| G3             | State three in the I.431 states table for state is the "Fault Condition No. 2". In provided to the user side, and the netwo                                                   | the network side of the UNI. This<br>in this state, network timing is not<br>ork side transmits NOFs.              |
| G4             | State four in the I.431 states table for t<br>state is the "Fault Condition No. 3". In<br>provided to the user side, the networn<br>network side receives NOFs, but with R.   | he network side of the UNI. This<br>in this state, network timing is not<br>prk side transmits AIS, and the<br>AI. |
| G5             | State five in the I.431 states table for the state is the "Fault Condition No. 4". TOOF, and the network side transmits NO                                                    | he network side of the UNI. This<br>The network side detects LOS or<br>DF with RAI.                                |
| G6             | State six in the I.431 states table for the state is the "Power On State". This in the network side defined in I.431. The network state after detection of a received signal. | ne network side of the UNI. This<br>s the only transient state for the<br>work side may change to another<br>l.    |
| H0             | This term refers to a ISDN user channe<br>group of five H0s share a D-Channel f<br>applications.                                                                              | el consisting of six B-Channels. A for ISDN 2048 kbit/s primary rate                                               |
| H11            | This term refers to the ISDN user char<br>The H11 channel is associated with a<br>kbit/s primary rate applications.                                                           | nnel consisting of 23 B-Channels.<br>single D-Channel for ISDN 1544                                                |
| H12            | This term refers to the ISDN user char<br>The H12 channel is associated with a<br>kbit/s primary rate applications.                                                           | nnel consisting of 30 B-Channels.<br>single D-Channel for ISDN 2048                                                |
| HDB3           | High-Density Bipolar encoding of order G.703) line coding scheme used for ze clear channel capability. It is used for E                                                       | 3. This is a standardized (ITU-T ro suppression, while maintaining 1 transmission.                                 |
| HDLC           | High-Level Data Link Control. This pr<br>data link communications. A subset o<br>ISDN D-Channel.                                                                              | rotocol is commonly specified for f HDLC, LAPD, is used over the                                                   |
| l <sub>a</sub> | Interface A. This refers to the user side                                                                                                                                     | of the UNI.                                                                                                        |

PMC PMC-Sierra, Inc.

| PMC-970239     | ISSUE 2                                                                                                                                                                                                 | QUADRUPLE E1 FRAMER                                                                                                                                                                     |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>b</sub> | Interface B. This refers to the networl                                                                                                                                                                 | k side of the UNI.                                                                                                                                                                      |
| IPATS          | This is a test system from Hewlett-Pa<br>test for ETS 300 011 compliance.                                                                                                                               | ckard used by many test houses to                                                                                                                                                       |
| ISDN           | Integrated Services Digital Networ telecommunications network that impl and paths supporting a broad range o                                                                                            | k. This is a world-wide public<br>emented as a set of digital switches<br>f services.                                                                                                   |
| ISO            | International Organization for Standa voluntary, non-treaty organization standards bodies from participating na                                                                                         | ardization. ISO is an international, whose members are designated ations.                                                                                                               |
| ITU-T          | International Telecommunication Unic<br>within a United Nations treaty organiz<br>issue recommendations on technic<br>relating to telegraphy and telephony."<br>compatibility of international telecomm | on - Telephony. This is a committee<br>zation. The charter is "to study and<br>al, operating, and tariff questions<br>' Its primary objective is end-to-end<br>nunications connections. |
| IUT            | Implementation Under Test. This re<br>test stimulus is being applied, and w<br>responses.                                                                                                               | fers to the equipment to which the<br>hich is being monitored for correct                                                                                                               |
| LAPD           | Link Access Protocol for D-Channel.<br>on HDLC. It is used for the D-C<br>channels.                                                                                                                     | This is a messaging protocol based<br>Channel messaging in ISDN user                                                                                                                    |
| Layer 1        | Layer 1 of the ISDN protocol stack.<br>Physical Layer. It is standardized in I                                                                                                                          | This layer is analogous to the OSI<br>TU-T specifications I.430 and I.431.                                                                                                              |
| LOS            | Loss of Signal. This is the state a clo<br>it is impossible to recover the line tir<br>number of consecutive zeros received                                                                             | ck and data recovery unit is in when<br>ning. For E1, LOS is defined as a<br>l.                                                                                                         |
| MFAS           | Multiframe Alignment Signal. This<br>International Use Bits of six of the<br>CMF format.                                                                                                                | is a pattern (001011) carried in eight NFAS frames composing the                                                                                                                        |
| NFAS           | No Frame Alignment Signal. This ter contain the frame alignment signal National Use Bits and the RAI.                                                                                                   | m is used for E1 frames that do not in TS0. Instead TS0 contains the                                                                                                                    |
| NOF            | Normal Operating Frames. This tern<br>and MFAS are correct, the line codir<br>present (the A-bit in TS0 of the NFAS                                                                                     | n denotes frames in which the FAS<br>ng (HDB3) is correct, and no RAI is<br>frames is cleared to logic zero).                                                                           |

PMC-Sierra, Inc.

| PMC-970239 | ISSUE 2 QUADRUPLE E1 FRAMER                                                                                                                                                                                                                                                                                           |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NT         | Network Termination. Equipment on the user premises which terminates the network connection.                                                                                                                                                                                                                          |
| OOCMF      | Out-Of-CMF alignment. This is the state an E1 framer is in if it cannot find the MFAS within the International Use bits of TS0. An E1 framer is always OOCMF when it is OOF.                                                                                                                                          |
| OOF        | Out-Of-Frame alignment. This is the state an E1 framer is in if it cannot find the FAS within the received serial 2048 kbit/s data.                                                                                                                                                                                   |
| PMON       | Performance Monitor. This term is used by PMC-Sierra to denote the functional block within the EQUAD which contains counters which accumulate performance statistics such as framing bit errors, FEBEs, CRC-4 errors, and line code violations. The accumulation interval is under the control of the microprocessor. |
| RAI        | Remote Alarm Indication. The A-bit in TS0 of NFAS frames is used to signal to the remote equipment that a receiver alarm condition (such as OOF) is present.                                                                                                                                                          |
| RED        | Red Alarm. This is an alarm state that is entered due to persistent OOF conditions. The EQUAD automatically integrates OOF and signals a Red Alarm via the REDI and RED bits in Registers 25H and 27H respectively.                                                                                                   |
| Т3         | Timer 3. This is the timer used in the transient states matrix defined in this document. It is used to implement the recommendations in G.706 Section 4.2 regarding the time-outs in the search for MFAS alignment.                                                                                                   |
| TE         | Terminal Equipment. Subscriber interface equipment on the user premises.                                                                                                                                                                                                                                              |
| TS0        | Time Slot 0. This refers to the first timeslot (octet) in the E1 frame. TS0 alternates between the FAS and NFAS frames. The International Use Bit, Si, in TS0 of both FAS and NFAS frames may carry the MFAS. The TS0 of NFAS frames carries the A-Bit used for RAI.                                                  |
| TS16       | Time Slot 16. This refers to the seventeenth timeslot (octet) in the E1 frame. TS16 can be used generally for either CAS or CCS. For ISDN, TS16 is used for CCS, also called the D-Channel.                                                                                                                           |
| UI         | Unit Interval. This is a unit used to measure phase jitter. The unit is the time deviation of phase normalized to the bit period.                                                                                                                                                                                     |
| UNI        | User-Network Interface.                                                                                                                                                                                                                                                                                               |



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

#### 4 BACKGROUND AND OVERVIEW

ISSUE 2

PMC-Sierra's PM6344 EQUAD Quadruple E1 Framer is a full-featured device which is fully compatible with European Primary Rate ISDN requirements. In relation to the ISDN protocol stack, the E1 transceiver functionality is part of Layer 1. The primary source of European ISDN specifications is ETSI. For Layer 1, the primary ETSI specifications are ETS 300 011 and TBR 004.

ETS 300 011 and TBR 004 are based on the ITU-T suite of requirements for interfaces operating at 2048 kbit/s. However, ETSI expands on the ITU-T standards by specifying the test principles. Annex C of ETS 300 011 is devoted to "Conformance test principles for the user and the network side of the interface."

The PM6344 EQUAD has a parallel microprocessor port that provides access to the EQUAD'S internal register set. Via these registers, all relevant Layer 1 status conditions can be monitored, and all maintenance responses can be controlled such that the E1 interface complies with ETS 300 011. However, it is left to the software to appropriately control the EQUAD's responses to various status conditions.

This document makes general recommendations for software and hardware development, then describes each test in ETS 300 011 Annex C. It explains how following PMC-Sierra's recommendations for designing with the PM6344 EQUAD will allow the implementation to meet the ETS 300 011 requirements.

It is important to note that the recommendations provided in this document are valid only for the PM6344 EQUAD, or EQUAD with ID[0] bit =1. For EQUADs with ID[0] bit =0, the recommendations in the document "Meeting ETS 300 011 Requirements with the EQUAD", PMC-970239 Issue #1, should be used.

Note: It is assumed that the reader is familiar with the documents cited in the References section. They should be read in conjunction with this document.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

#### 5 SOFTWARE RECOMMENDATIONS

The EQUAD has a full-featured register set which provides access to all the status monitoring and control functions necessary to comply with ETS 300 011 tests. However, it is up to the software to use the EQUAD registers properly. This section details the considerations that must be taken while developing software for an EQUAD design.

The software has four main functions:

- initializing,
- performance monitoring,
- implementing of the I.431 states matrix for static states,

ISSUE 2

• handling transient states.

This section explains how the software development should be approached for each of these four functions.

Interrupt-driven routines are recommended because they are much more efficient than polling routines when responding to low frequency events such as Layer 1 defects. In general, changes in Layer 1 status can be enabled to generate an interrupt indication on the EQUAD'S INTB output pin.

#### 5.1 Initialization

After EQUAD power up, a software reset should be performed on the EQUAD to put it in a default state. Setting the RESET bit (register 0DH) then clearing it performs the software reset. Each quadrant of the EQUAD can be reset independently. However, additional configuration is required. The recommended initial configuration is given in Table 1.

Registers that are not included in Table 1 should be left in their default state. Also, bits that are not included in Table 1 should be left in their default state. Table 1 shows the offset registers from the base address of each quadrant of the EQUAD. All four quadrants should be initialized for the same configuration.





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

The base addresses are as follows:

- Quadrant 0 base address is 000H
- Quadrant 1 base address is 080H
- Quadrant 2 base address is 100H
- Quadrant 3 base address is 180H



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### Table 1. Recommended Register Initialization

| Offset<br>Register<br>Address<br>(hex) | Recommended Configuration |                                                                                                                                                                                                                              |  |  |  |
|----------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 06                                     | TXSA4EN=1                 | Default value.                                                                                                                                                                                                               |  |  |  |
| 09                                     | RXSA4EN=0                 | This allows TS16 to be extracted for D-Channel processing.                                                                                                                                                                   |  |  |  |
| 11                                     | LOSE=1                    | This enables changes in the status of the LOS detection circuit to generate interrupt indications on the EQUAD'S INTB output pin.                                                                                            |  |  |  |
| 10                                     | AMI=X<br>ALGSEL=1         | Setting this bit disables the HDB3 decoding.<br>This selects a clock recovery algorithm with the<br>best tolerance of high frequency jitter.                                                                                 |  |  |  |
| 19                                     | N1[7:0]=FF                | N1[7:0]=FF The value in this register must be the same as in<br>Register 1AH when the transmit timing reference<br>is at the line rate.                                                                                      |  |  |  |
| 1A                                     | N2[7:0]=FF                | This sets the DJAT transfer function for maximum jitter attenuation.                                                                                                                                                         |  |  |  |
| 1B                                     | CENT=1                    | This allows the DJAT FIFO to centre itself<br>thereby providing maximum room to absorb<br>phase differences between the input and output<br>transmit clocks.                                                                 |  |  |  |
|                                        | SYNC=0                    | This bit should be cleared whenever Register 1AH does not contain its default value (2FH).                                                                                                                                   |  |  |  |
|                                        | LIMIT=0                   | This function should be disabled so that the DJAT FIFO does disrupt the DJAT PLL operation. With the hardware connections recommended in this document, the FIFO should never reach a condition where LIMIT would be useful. |  |  |  |
| 20                                     | CRCEN=1                   | This enables the MFAS alignment circuitry in the FRMR.                                                                                                                                                                       |  |  |  |
|                                        | CASDIS=1                  | This disables the CAS multiframe alignment circuitry in the FRMR.                                                                                                                                                            |  |  |  |
|                                        | REFCRCE=1                 | This enables the CRC error monitor to force a reframe if an excessive CRC error condition is detected.                                                                                                                       |  |  |  |
| 21                                     | BIT2C=1                   | This enables the EQUAD to declare OOF if Bit 2<br>of TS0 of NFAS frames is received incorrectly for<br>three consecutive frames.                                                                                             |  |  |  |



## PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

| Offset<br>Register<br>Address<br>(hex) |           | Recommended Configuration                                                                                                          |  |  |  |  |
|----------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 22                                     | OOFE=1    | This enables changes in the status of the FAS alignment circuit to generate interrupt indications on the EQUAD'S INTB output pin.  |  |  |  |  |
|                                        | OOCMFE=1  | This enables changes in the status of the MFAS alignment circuit to generate interrupt indications on the EQUAD'S INTB output pin. |  |  |  |  |
| 23                                     | RRAE=1    | This enables changes in the status of the RAI detection circuit to generate interrupt indications on the EQUAD'S INTB output pin.  |  |  |  |  |
|                                        | REDE=1    | This enables changes in the status of the RED detection circuit to generate interrupt indications on the EQUAD'S INTB output pin.  |  |  |  |  |
|                                        | AISE=1    | This enables changes in the status of the AIS circuit to generate interrupt indications on the EQUAD'S INTB output pin.            |  |  |  |  |
| 26                                     | MFASFIX=1 | This disables a re-search for BFA after the receipt of 4 consecutive bad MFASs.                                                    |  |  |  |  |
| 30                                     | IND=1     | This enables indirect accessing of the Transmit<br>Per-Channel Serial Controller (TPSC) registers<br>within the EQUAD.             |  |  |  |  |
|                                        |           | The indirect registers within the TPSC should be initialized as explained below.                                                   |  |  |  |  |
| 44                                     | SIGEN=0   | This disables the transmission of Channel-<br>Associated Signalling in TS16.                                                       |  |  |  |  |
|                                        | DLEN=0    | This disables the transmission of Channel-<br>Associated Signalling in TS16.                                                       |  |  |  |  |
|                                        | GENCRC=1  | This enables the generation of the CRC multiframe.                                                                                 |  |  |  |  |

Idle timeslots within the E1 frame must contain at least three binary ones. To implement insertion of compliant Idle codes, the Transmit Per-Channel Serial Controller (TPSC) in the EQUAD must be properly initialized.

The TPSC contains a number of indirect registers that are used to control the transmitted timeslots on a per-channel basis. Accessing these registers is described in the section of the EQUAD data book entitled "Using the Per-Channel Serial Controllers".



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

The indirect registers in the TPSC should be initialized so that each timeslot's IDLE code byte contains a value with at least three binary ONEs. Additionally, each timeslot's Data Control byte should be programmed so that the DS[1:0] bits are both cleared to logic zero, and the SUBS bit is set according to whether that timeslot is idle or not. Refer to the EQUAD data book for further information on the use of these bits.

Once the TPSC is initialized, the PCCE bit in Register 30H should be set to logic one, enabling the per-channel functions as programmed in the TPSC indirect registers.

The variables and timers for implementing the I.431 states matrix and the transient states matrix (see section 4.4.4) should all be reset. Note that the most robust implementation would be to initialize the variables with a " best guess " of the current state.

For D-channel processing, either the internal or external HDLC controller can be used. This selection should be set up at initialization by controlling the RXDMASIG and TXDMASIG bits in register 02H. If the internal HDLC controller is used, it should be used in accordance with the "Using the Internal HDLC Receiver " and " Using the Internal HDCL Transmitter " in the EQUAD databook.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

#### 5.2 Performance Monitoring

In I.431, performance monitoring of the 2048 kbit/s primary rate interface is optional.

ISSUE 2

The PMON functional block of the EQUAD provides counters for accumulating performance monitoring statistics, with the accumulation interval under microprocessor control. Refer to the description of Registers 49H to 4FH in the EQUAD data book for an explanation of the operation of these registers.

The PMON counters are large enough such that the probability of saturating them during a one second interval is less than 0.001% under a BER of 1:10<sup>3</sup>. The values in these counters can be used to extrapolate the actual BER (see the section entitled "Using the Performance Monitor Counter Values" in the EQUAD data book).

Whether or not the performance monitoring statistics are collected by the system, the FEBE count must be monitored to detect the I.431 F5 state. The F5 state is distinguished from the F2 state by the continuous reception of FEBEs.

Continuous reception of FEBEs corresponds to FEBEs received at a rate of 1000 per second. Therefore, the PMON FEBE counter (Registers 4AH and 4BH) must be polled to check the rate of FEBE reception.

I.431 says that the reception of continuous FEBEs should cause transitions within the states matrix. It is suggested that the PMON FEBE counters be polled every 10 ms and the value returned compared with a threshold to determine if continuous FEBEs have been received over the last 10 ms interval.

Therefore, if 10 FEBEs are received in 10 ms, continuous FEBEs are being received. However, the tolerance of the timer as well as robustness against bit errors should also be taken into account. Therefore, the threshold corresponding to continuous FEBEs received is given by:

threshold = FEBE\_rate<sub>max</sub> × T × 
$$\left(1 - BER_{max} - \frac{tolerance}{10^6}\right)$$
 (1)

where *threshold* is the minimum number of FEBEs which corresponds to continuous FEBEs being received during the polling interval,  $FEBE_rate_{max}$  is the maximum rate that FEBEs can be indicated (two per multiframe), *T* is the polling time interval,  $BER_{max}$  is the maximum BER under which continuous received FEBEs is to be detected, and *tolerance* is the sum of the tolerances of the polling timer and the incoming line rate (in ppm).

Note: *threshold* should be rounded down to the nearest integer.

| APPLICATION NOTE | PMC-Sierra, Inc. | PM6344 EQUAD        |
|------------------|------------------|---------------------|
| PMC-970239       | ISSUE 2          | QUADRUPLE E1 FRAMER |

For example, using the recommended values of T=10ms and  $BER_{max}=10^{-3}$ , and assuming *tolerance*=1000ppm, the *threshold* value would be:

*threshold* = 1000bps × 0.010s × 
$$\left(1 - 10^{-3} - \frac{1000ppm}{10^{6}}\right)$$
  
= 9.98 ≈ 9

Note: The time it takes for a microprocessor to service the timer interrupts will be variable. This variability should be included in the *tolerance* term.

#### 5.3 Implementing the I.431 States Matrix

ITU-T I.431 defines a states matrix for each side of the ISDN primary rate UNI. The purpose of those matrices is to standardize the way in which each side of the interface informs the other of the Layer 1 status related to the different defects that may be present.

States F0 to F6 (defined in the Glossary and Term Definitions section) are states at the user side, while states G0 to G6 (also defined in the Glossary and Term Definitions section) are the states at the network side of the UNI.

Corresponding to each state, each side of the interface must exchange information on the Layer 1 status, as well as passing primitives between Layer 1 and Layer 2, and between Layer 1 and the management entity.

The microprocessor monitoring and controlling the PM6344 EQUAD, must be able to correctly implement the I.431 states matrix. Typically, this requires detecting a change in Layer 1 status and responding appropriately. The response usually requires a steady-state signal transmitted toward the interface as well as the passing of primitives to the Layer 2 and management entities.

Since the frequency of the state transitions is generally low, it is best to handle them using interrupt-driven routines. In the EQUAD, many different conditions can be enabled to generate interrupt indications on the INTB output.

In order to implement the states matrix, it is sufficient to enable the interrupts due to RAI detection, RED alarm assertion, and AIS detection. The detection circuits for all three of these defects are contained in the FRMR functional block of the EQUAD. To enable these interrupts, the following bits should be set to logic one (as specified in the Initialization section):



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

• RRAE bit in Register 23H

ISSUE 2

- REDE in Register 23H
- AISE in Register 23H

When an interrupt is indicated on the INTB output of the EQUAD, the microprocessor should first read Register 08H. Register 08H indicates which functional blocks within the EQUAD are asserting the INTB signal. If the FRMR bit is set to logic one, then one of the above interrupts may have occurred (note that other FRMR interrupt sources will likely be enabled for purposes other than the states matrix — see section entitled "Transient States").

Once it is determined that a FRMR interrupt has occurred, the microprocessor should read Register 25H. For each interrupt source, there is a corresponding interrupt indication bit whose mnemonic label ends with an "I". These bits are set when the corresponding status bit changes state. Therefore, in Register 25H, the RRAI, REDI, and AISI bits should be examined.

Note: The interrupt indication bits are cleared upon read. This also clears the assertion of the INTB signal (unless other interrupts are pending). Therefore, it is important to save the value of the interrupt indication bits until they are fully processed.

If any of these bits is logic one, then the corresponding state has changed since the last time that register was read, generating the interrupt. If one or more of the RRAI, REDI, and AISI bits are set to logic one, then the microprocessor should read Register 27H. In that register, the RRA, RED, and AIS bits should be examined to determine the current state of the FRMR. Depending on these values, the appropriate state transition should be performed, as explained below.

ITU-T I.431 defines the states matrices for the user and network side of the UNI. It contains two tables which show how new events should move the equipment through the state matrix, including what signal to transmit towards the interface and what primitives to pass to the Layer 2 and management entities.

The difficulty with implementing the matrices in I.431 is that they do not explicitly explain which events are mutually exclusive, and which events take precedence over others. For example, when AIS is received a framer will declare RED Alarm; however, AIS and RED Alarm are considered different events that move the equipment into different states. Therefore, a decision has to be made as to the precedence of these events.

In the following two tables, Tables 2 and 3, the I.431 states matrices are re-written for actual interrupt events within the EQUAD. These tables look different than those in I.431 because interrupt events in the EQUAD do not have a one-to-one correspondence with the events defined in I.431.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

In Tables 2 and 3, the following acronyms and symbols are used:

ISSUE 2

- / Impossible event.
- No response required.
- AIS There are two bits in the EQUAD with this name: Bit 2 in Register 27H, and Bit 0 in Register 45H. Respectively, these bits indicate the current status of the AIS detection circuit and control the transmission of AIS.
- AISI Bit 2 in Register 25H of the EQUAD. This bit indicates that a change of status of the AIS detection circuit has caused an interrupt.
- FEBE This variable contains the number of FEBEs received over the last performance monitoring polling interval. This value is read from the PMON FEBE counter (Registers 4AH and 4BH) in the EQUAD.
- Fz Go to State Fz.
- Gz Go to State Gz.
- MPH-*y* Issue management primitive *y* as defined in I.431.
- RCLKO The clock recovered from the received signal. It is available on the EQUAD's RCLKO output pin as well as internally as the transmit timing reference. For more information, refer to the Timing Connections section.
- RED Bit 3 in Register 27H of the EQUAD. This bit indicates the current state of the RED alarm integration circuit. RED Alarm is an integrated version of OOF.
- REDI Bit 3 in Register 25H of the EQUAD. This bit indicates that a change of status of the RED alarm integration circuit has caused an interrupt.
- REMAIS Bit 3 in Register 45H of the EQUAD. This bit controls the transmission of the RAI in outgoing signal.
- PH-*x* Issue primitive *x* as defined in I.431.
- RRAI Bit 7 in Register 25H of the EQUAD. This bit indicates that a change of status of the RAI detection circuit has caused an interrupt.
- RRA Bit 7 in Register 27H of the EQUAD. This bit indicates the current status of the RAI detection circuit.
- TCLKI An independent timing signal applied to the TCLKI input of the EQUAD. For more information, refer to the Timing Connections section.



## PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### Table 2. States Matrix at User Side

| Initial State             |                                                                                                                   | F1                   | F2                     | F3                    | F4                    | F5                    |                       |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Re<br>Tr                  | emote Alar<br>ansmissio                                                                                           | m<br>on              | REMAIS=0               | REMAIS=0              | REMAIS=1              | REMAIS=1              | REMAIS=0              |
| Transmit Timing Reference |                                                                                                                   | RCLKO                | RCLKO                  | TCLKI                 | RCLKO                 | RCLKO                 |                       |
|                           | RRAI=1                                                                                                            | RRA=0                | /                      | PH-AI<br>MPH-AI<br>F1 | /                     | /                     | PH-AI<br>MPH-AI<br>F1 |
|                           |                                                                                                                   | RRA=1                | PH-DI<br>MPH-E11<br>F2 | /                     | /                     | /                     | /                     |
|                           | REDI=1                                                                                                            | RED=0                | /                      | /                     | PH-AI<br>MPH-AI<br>F1 | PH-AI<br>MPH-AI<br>F1 | /                     |
| New<br>Event              |                                                                                                                   | RED=1                | PH-DI<br>MPH-E12<br>F3 | MPH-E12<br>F3         | /                     | _                     | MPH-E12<br>F3         |
|                           | AISI=1                                                                                                            | AIS=0                | —                      | /                     | —                     | MPH-E12<br>F3         | /                     |
|                           |                                                                                                                   | AIS=1                | PH-DI<br>MPH-E13<br>F4 | MPH-E13<br>F4         | MPH-E13<br>F4         | /                     | MPH-E13<br>F4         |
|                           | FEBE <th< td=""><td>reshold<sup>1</sup></td><td>_</td><td>_</td><td>—</td><td>_</td><td>MPH-E11<br/>F2</td></th<> | reshold <sup>1</sup> | _                      | _                     | —                     | _                     | MPH-E11<br>F2         |
|                           | FEBE•th                                                                                                           | reshold <sup>1</sup> | _                      | MPH-E14<br>F5         | _                     | _                     | —                     |

<sup>1</sup> The threshold for continuous FEBE detection is calculated using Equation (1) in the Performance Monitoring section.

Table 2 does not contain information on States F0 and F6 since the events related to these states (loss and return of power) cannot be detected within the EQUAD. These events must be detected externally as part of the power supply design.



PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### Table 3. States Matrix at Network Side

| Initial State             |        | G1                | G3                     | G5                    |                       |
|---------------------------|--------|-------------------|------------------------|-----------------------|-----------------------|
| Transmitter Configuration |        | REMAIS=0<br>AIS=0 | REMAIS=0<br>AIS=0      | REMAIS=1<br>AIS=0     |                       |
|                           | RRAI=1 | RRA=0             | /                      | PH-AI<br>MPH-AI<br>G1 | /                     |
| New<br>Event              |        | RRA=1             | PH-DI<br>MPH-E12<br>G3 | /                     | /                     |
|                           | REDI=1 | RED=0             | /                      | /                     | PH-AI<br>MPH-AI<br>G1 |
|                           |        | RED=1             | PH-DI<br>MPH-E14<br>G5 | MPH-E14<br>G5         | /                     |

Table 3 does not contain information on States G0, G2, G4 and G6 since the events related to these states (loss of power, FC1, FC3, and power on) cannot be detected within the EQUAD.

#### 5.4 Transient States

In addition to the static states defined in the I.431 states matrices, there are transient states that must be handled by the EQUAD.

Some important transient states that must be handled properly are those related to framing. This section explains how the microprocessor should use the status and control bits within the EQUAD to properly handle transient states related to framing procedures.

Tests C.4.3 (Frame Alignment), C.4.4 (CRC Multiframe Alignment) and C.4.5 (CRC Processing) in ETS 300 011 stress the IUT's response to transient framing conditions. Because the stimulus for C.4.4 was poorly specified in the 1992 issue of the specification, Amendment 1 (A1) to ETS 300 011 was issued (in 1994) containing a new C.4.4 stimulus which supersedes the previous specification. Equipment based on the EQUAD should be tested to Amendment 1 for C.4.4.

The EQUAD can interrupt the microprocessor in response to transient states via its INTB output. It is recommended that interrupts be used for all the maintenance functions since these events usually have a low frequency of occurrence, but require a quick response.

| APPLICATION NOTE | PMC-Sierra, Inc. | PM6344 EQUAD        |  |
|------------------|------------------|---------------------|--|
|                  |                  |                     |  |
| PMC-970239       | ISSUE 2          | QUADRUPLE E1 FRAMER |  |

#### 5.4.1 Frame Alignment

The ETS 300 011 C.4.3 test stresses the terminal equipment's ability to properly assert RAI in response to loss of FAS alignment.

The correct response is described in ITU-T G.706 Section 4.1. This standard specifies several options. However, inspection of the expected response in ETS 300 011 C.4.3 implies that:

- Frame alignment is considered found if the FAS is found followed in the next frame with Bit 2 set to logic one, followed by a FAS in the next frame.
- Frame alignment is considered lost if three consecutive incorrect FASs have been received. Additionally, frame alignment is considered lost if Bit 2 in TS0 in NFAS frames has been received in error on three consecutive occasions.

The EQUAD provides configuration bits to support all the framing options given in G.706. If the registers are programmed as indicated in the Initialization section, the EQUAD will conform to the ETS 300 011 expectations.

The EQUAD provides the OOF bit in Register 26H to indicate the state of its FAS alignment circuit. Additionally, changes of state of the OOF bit are indicated in the OOFI bit in Register 24H. The OOFI bit can be enabled to indicate interrupts on the INTB signal by setting the OOFE bit in Register 22H to logic one.

Generally, the equipment should send an RAI in response to loss of FAS alignment. This is accomplished by setting the REMAIS bit to logic one when the EQUAD interrupts indicating OOFI=1 and OOF=1. The REMAIS bit should be cleared to logic zero when the EQUAD interrupts indicating OOFI=1 and OOF=0.

However, as explained in the next subsection, the EQUAD can be forced out of FAS alignment by the circuit searching for MFAS alignment. Therefore, the OOFI interrupt should be handled as part of a more comprehensive FRMR interrupt-handling routine. A transient states matrix to handle this is detailed in Section 4.4.4. An explanation of how that matrix responds to the C.4.3 test stimulus is given in Appendix B.

#### 5.4.2 CRC Multiframe Alignment

The ETS 300 011 (A1) C.4.4 test stresses the terminal equipment's ability to properly assert RAI in response to a loss of MFAS alignment.

The correct response is described in ITU-T G.706 Section 4.2 that specifies three main requirements concerning responses to MFAS alignment status:

PMC PMC-Sierra, Inc.

ISSUE 2

PM6344 EQUAD

PMC-970239

**APPLICATION NOTE** 

QUADRUPLE E1 FRAMER

- MFAS alignment is considered found if at least two valid MFASs are located within 8 ms (64 basic frames), with the time separating the two MFASs being 2 ms or a multiple of 2 ms.
- If MFAS alignment cannot be achieved in 8 ms, a re-search for FAS alignment should be initiated.
- If MFAS alignment cannot be achieved within a time limit in the range of 100 ms to 500 ms, consequent actions should be taken equivalent to those specified for loss of frame alignment.

It is important to understand the intent of this specification. If the terminal equipment is configured to expect a CRC-4 multiframe formatted signal, then it searches for MFAS alignment after finding FAS alignment. If it cannot find the MFAS alignment in a reasonable time, then the equipment should "assume" that it has framed to a mimic basic FAS. It therefore forces a re-search for the FAS alignment. After doing this a number of times without ever finding MFAS alignment, then the equipment makes another "assumption" — it assumes that the far end equipment is not sending a CMF formatted signal and gives up disrupting the FAS alignment. However, if the equipment does find MFAS alignment at least once before giving up then it assumes that the far end is sending a CMF-formatted signal but there is another problem (e.g. high BER).

The ETS 300 011 (A1) C.4.4 test expects RAIs to be transmitted to indicate the conformance to the specification. An RAI may be sent every time a reframe is forced by the MFAS alignment circuitry. Additionally, if the equipment decides that the far end is not sending a CMF-formatted signal, it should continuously assert RAI, set and keep set the E bits of the transmitted MFAS alignment signal. If the equipment decides that the far end is sending a CMF-formatted signal but that another problem is present, then it stops asserting RAI.

The EQUAD provides a number of register bits to indicate the state of the FRMR functional block:

- the OOF and OOCMF bits in Register 26H. These bits indicate the current status of the basic and CMF frame find circuits.
- the OOFI and OOCMFI bits in Register 24H. These bits indicate that a change of state has occurred in the OOF and OOCMF bits, respectively, at least once since the last time Register 24H was read.
- the OOFE and OOCMFE bits in Register 22H. These bits enable the OOFI and OOCMFI bits to generate interrupt indications on the INTB output pin.



ISSUE 2

PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

 the CMFACT bit in Register 21H. This bit indicates that a re-search for FAS alignment has been forced at least once since the last time Register 21H was read.

It is expected that the MFAS alignment transient states will be processed using interrupts.

A comprehensive interrupt-handling routine expects interrupts from a variety of sources within the PM6344 EQUAD. Therefore, it should first determine which quadrant interrupted then whether the FRMR was the source of the interrupt before processing the OOF and OOCMF status bits. To do this, the microprocessor should read Register 08H to check if the FRMR bit is set to logic one. If so, the software should call a routine which implements the transient framing states matrix detailed in the next section.

Once a FRMR interrupt is detected, a software routine which implements the transient states matrix in Section 4.4.4 should be called. The operation of that routine in response to the C.4.4 (A1) test stimulus is explained in Appendix C.

#### 5.4.3 CRC Processing

The ETS 300 011 C.4.5 test stresses the terminal equipment's ability to properly send FEBE's and assert RAI in response to received CRC-4 errors.

The correct response is described in ITU-T G.706 Section 4.3.2. That standard says:

• To achieve the probability bounds for detection of false frame alignment, a preferred threshold count is 915 errored CRC blocks out of 1000, with the understanding that a count of ≥ 915 errored CRC blocks indicates false frame alignment.

The EQUAD provides configuration bits to support various framing options. If the registers are programmed as indicated in the Initialization section, the EQUAD will respond to stimulus as expected by the ETS 300 011 tests.

The EQUAD provides the REFCRCE bit in Register 20H to enable reframing due to excessive CRC-4 errors. Also, It provides the OOF bit in Register 26H to indicate the state of its FAS alignment circuit. Additionally, changes of state of the OOF bit are indicated in the OOFI bit in Register 24H. The OOFI bit can be enabled to indicate interrupts on the INTB signal by setting the OOFE bit in Register 22H to logic one.

Generally, the equipment should send an RAI in response to loss of FAS alignment. This is accomplished by setting the REMAIS bit to logic one when the EQUAD interrupts indicating OOFI=1 and OOF=1. The REMAIS bit should be cleared to logic zero when the EQUAD interrupts indicating OOFI=1 and OOF=0. An explanation of how the matrix in Section 4.4.4 responds to the C.4.5 test stimulus is given in Appendix D.



PMC-970239

QUADRUPLE E1 FRAMER

Annex B of ITU-T G.706 recommends that for CRC-4 to Non-CRC-4 equipment interworkings the equipment having the CRC-4 capability should continue to transmit CRC-4 data to the distant end with both "E" bits set to one. To ensure that this takes place a few extra bits will be set when the transient code's T3 timer expires and multiframing is assumed to not being received. Setting and clearing the following bits will force the "E" bits to one.

- the GENCRC and FEBEDIS bits in Register 44H should be set.
- the Si[0] and Si[1] bits in Register 46H should be set.

ISSUE 2

## 5.4.4 Transient Framing States Matrix

Figure 1 shows a decision tree to determine which event has occurred based on status bits and software variables.

#### Figure 1. Event Decision Tree





PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Table 4 depicts a transient state matrix for framing events. The table associates interrupt events with movement about the matrix. The following acronyms and symbols are used:

- / Impossible event. No response is required.
- No response required.
- SET\_E\_BITS Routine in which GENCRC and FEBEDIS of Register 44H are set and Si[0] and Si[1] of Register 46H are set to ensure that the transmitted 'E' bits are set when no MFAS is being received.
- CMFACT Bit 1 in Register 21H of the EQUAD. This bit indicates that the current OOF=1 state was caused by the MFAS alignment circuitry which forced a reframe because it could not find MFAS alignment within 8 ms.
- MSDIS8 Bit 1 in register 26H of the EQUAD. This bit disables 8 ms reframes due to not finding multiframe alignment.
- E0 Event 0. Non transient event. This is indicated by OOFI=0 and OOCMFI-0.
- E1 Event 1. FAS alignment lost due to FAS errors. This is indicated by OOFI=1, OOF=1, and CMFACT=0.
- E2 Event 2. FAS alignment found. This is indicated by OOFI=1 and OOF=0.
- E3 Event 3. MFAS alignment found. This is indicated by OOFI=0 and OOCMFI=1.
- E4 Event 4. FAS reframe forced and T3 is expired and no MFAS alignment was found before T3 expired. This is indicated by OOFI=1, OOF=1, CMFACT=1, and T3>300 ms.
- E5 Event 5. FAS reframe forced while timer, T3, is not yet expired and MFAS alignment has not been found. This is indicated by OOFI=1, OOF=1, CMFACT=1 and T3<300 ms.
- E\_BITS Routine that disables the forcing of the "E" bits to one.
- FALSE This is the Boolean value FALSE.NOF This is a routine which, when called, clears the RAI indication (A-Bit in TS0) in the transmitted frame. This is accomplished by clearing the REMAIS bit in Register 45H of the EQUAD to logic zero.
- OOCMF Bit 4 in Register 26H of the EQUAD. This bit indicates the current state of the MFAS alignment circuit.
- OOCMFI Bit 4 in Register 24H of the EQUAD. This bit indicates that a change of status of the MFAS alignment circuit has caused an interrupt.
- OOF Bit 6 in Register 26H of the EQUAD. This bit indicates the current state of the FAS alignment circuit.
- OOFI Bit 6 in Register 24H of the EQUAD. This bit indicates that a change of status of the FAS alignment circuit has caused an interrupt.



PM6344 EQUAD

| 1 |            |                                                                                                                              |                                                                      |
|---|------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
|   | PMC-970239 | ISSUE 2                                                                                                                      | QUADRUPLE E1 FRAMER                                                  |
| Ι | RAI        | This is a routine which, when called, sets the RA transmitted frame. This is accomplished by setting the EQUAD to logic one. | I indication (A-Bit in TS0) in the REMAIS bit in Register 45H of the |
|   | RESET_T3   | This is a reference to reset timer T3.                                                                                       |                                                                      |
|   | S1         | Transient State 1. In this state, the IUT is searching lost due to FAS errors. RAI should be transmitted during              | for FAS alignment because it was<br>og this state.                   |
|   | S2         | Transient State 2. In this state, the IUT has acquired I MFAS alignment. RAI should not be transmitted during                | FAS alignment and is searching for this state.                       |
|   | S3         | Transient State 3. In this state, the IUT has acquire alignment. This is the normal operational state. RAI state.            | ed both FAS alignment and MFAS nould not be transmitted during this  |
|   | S4         | Transient State 4. In this state, the IUT has acquir alignment while the timer, T3, has expired. RAI should                  | ed FAS alignment, but not MFAS be transmitted in this state.         |

- S5 Transient State 5. In this state, the IUT is searching for FAS alignment because the MFAS alignment circuit forced the FAS alignment circuit to reframe while the timer, T3, has not expired. RAI should be transmitted during this state.
- Sz Go to State Sz.

- T3 Timer 3. This is a resettable timer which implements the time limit recommended in ITU-T G.706 Section 4.2. A 300 ms expiry limit is recommended since it falls in the middle of the 100 to 500 ms range specified in G.706.
- TRUE This is the Boolean value TRUE.

The transient states matrix in Table 4 assumes that the EQUAD has been initialized as recommended in the Initialization section.

Also, the bits in Register 24H and the CMFACT bit in Register 21H are cleared upon read. Therefore, whenever these registers are read all the bits must be fully processed or else stored for future processing.

Table 4 should be interpreted as follows:

- a) The interrupt event should be determined based on Figure 1.
- b) The entry in Table 4 should be located, the one which corresponds to the current state and the interrupt event.
- c) If the table entry has a " / " or " " then no action need be taken. Else the following actions need to be taken:
  - i) The next state (indicated in the entry) should be entered.



PM6344 EQUAD

PMC-970239

ii) The software variables should be updated as indicated.

iii) The Timer T3 should be controlled as indicated.

ISSUE 2

iv) The transmitted RAI should be controlled as indicated.

#### Table 4. Transient States Matrix

| Event | Initial State         |                                     |    |                                 |           |
|-------|-----------------------|-------------------------------------|----|---------------------------------|-----------|
|       | S1                    | S2                                  | S3 | S4                              | S5        |
| E1    | /                     | S1<br>RAI<br>MSDIS8=0<br>E_BITS     |    |                                 | /         |
| E2    | S2<br>RESET_T3<br>NOF | /                                   |    | _                               | S2<br>NOF |
| E3    | /                     | S3<br>NOF                           | /  | S3<br>NOF<br>MSDIS8=0<br>E_BITS | /         |
| E4    | /                     | S4<br>RAI<br>MSDIS8=1<br>SET_E_BITS | /  | _                               | /         |
| E5    | /                     | S5<br>RAI                           |    | 1                               |           |



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### 6 HARDWARE RECOMMENDATIONS

For details of the hardware necessary for an EQUAD-based design to comply with the ETS 300 011 electrical requirements, refer to the EQUAD with QDSX Reference design (PMC-960911).



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

#### 7 TEST DETAILS

This section reviews every test described in ETS 300 011's Annex C. For each test, a brief description is given, then PMC-Sierra's recommendations for designing with the EQUAD such that the implementation passes that test. Additionally, information is given which proves the EQUAD'S conformance or compatibility with each requirement.

The following subsections are numbered according to their numeration in ETS 300 011.

#### 7.C.2 Electrical Characteristics

These tests are designed to check that the interface conforms to the electrical requirements of I.431.

#### 7.C.2.1 Bit-Rate When Unsynchronized

This test applies to both the  $I_a$  and  $I_b$  interfaces. It measures the bit-rate of the IUT output signal when in State F3 or G4.

The stimulus consists of interrupting the signal at the T reference point and measuring to see that the output signal from the IUT is 2048 kbit/s  $\pm$  50ppm (or 32ppm depending on the intended application).

To meet this specification, an IUT for the  $I_a$  interface should switch to an independent transmit clock reference when it enters State F3. Provided the hardware connections of Figure 1 and the state matrix of Table 2 are implemented, the IUT will pass this test.

Of course, the independent timing source applied to the TCLKI[x] input, or BTCLK[x] of the EQUAD must have the specified frequency tolerance or better.

#### 7.C.2.2 Received and Transmitted Line Code

These tests check that the IUT can decode and encode the HDB3 line code.

#### 7.C.2.2.1 RECEIVED LINE CODE

This test is covered by test C.4.5.

#### 7.C.2.2.2 TRANSMITTED LINE CODE

This test is covered by test C.3.1.1.

PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

#### 7.C.2.3 Specifications At The Output Ports

These tests check that the characteristics of the output pulses meet the G.703 specifications.

#### 7.C.2.3.1 PULSE SHAPE AND AMPLITUDE OF A PULSE

ISSUE 2

This test applies for both  $I_a$  and  $I_b$  interfaces. It checks the conformance of the shape of all mark pulses, irrespective of polarity, transmitted by the IUT.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.3.2 PEAK VOLTAGE OF A SPACE

This test applies for both  $I_a$  and  $I_b$  interfaces. It checks that the amplitude of transmitted spaces (logic zeros) from the output port do not exceed 0.30V.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.3.3 RATIO OF THE AMPLITUDES OF POSITIVE AND NEGATIVE PULSES

This test applies for both  $I_a$  and  $I_b$  interfaces. It checks the balance between the amplitude of positive and negative pulses transmitted by the IUT.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.3.4 RATIO OF THE WIDTHS OF POSITIVE AND NEGATIVE PULSES

This test applies for both  $I_a$  and  $I_b$  interfaces. It checks the balance between the width of positive and negative pulses transmitted by the IUT.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.4 Specifications At The Input Ports

These tests check that the input port meets G.703 requirements.

#### 7.C.2.4.1 RETURN LOSS

This test applies to both the  $I_a$  and  $I_b$  interfaces. It checks the return loss of the input port.

PMC PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.4.2 IMMUNITY AGAINST REFLECTIONS

ISSUE 2

This test applies to both the  $I_a$  and  $I_b$  interfaces. It checks the input port's immunity against an interfering signal combined with a cable attenuation of maximum 6dB (of cable loss).

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

#### 7.C.2.5 Frame Structure

These tests check that the frame structure of the 2048 kbit/s signal transmitted from the IUT conforms with the requirements in ITU-T G.704.

#### 7.C.2.5.1 NUMBER OF BITS PER TIMESLOT

This test cannot be verified with Layer 1 tests.

#### 7.C.2.5.2 NUMBER OF TIMESLOTS PER FRAME

This test cannot be verified with Layer 1 tests.

#### 7.C.2.5.3 ASSIGNMENT OF BITS IN TIMESLOT 0

These tests check that the IUT generates the TS0 as specified in ITU-T G.704.

#### 7.C.2.5.3 Generation Of Frame Alignment Word

This test is applicable to both  $I_a$  and  $I_b$  interfaces. It checks that the FAS and MFAS are correctly generated, and the CRC-4 correctly calculated in the Timeslot 0 of the frames transmitted by the IUT.

In the PM6344 EQUAD, this feature is guaranteed by design. Additionally, FAS and MFAS generation was verified by PMC-Sierra's Product Verification group during feature testing — accomplished by connecting the EQUAD output to the receiver of a standard E1 test unit, while monitoring the framing errors received by the test unit.

For the initial FTP, a TTC (Telecommunications Techniques) FireBERd 6000 with the G.704 Interface was used. The TTC reported no FAS, MFAS or CRC errors during measurement intervals of no less than one minute. Since the initial FTP, the PMC-Sierra Applications Support Group has tested the FAS, MFAS and CRC generation with the



PM6344 EQUAD

PMC-970239

**APPLICATION NOTE** 

ISSUE 2

QUADRUPLE E1 FRAMER

Wandel&Goltermann PA-20 E1/CEPT test unit, as well as the Adtech AX4000 with G.703 (E1) interface.

#### 7.C.2.5.3.2 Sa Bits

Since no specific use is defined for the Sa bits, no test is prescribed.

## 7.C.2.6 Timeslot Assignment

This requirement cannot be verified via Layer 1 procedures.

#### 7.C.2.7 Timing Considerations

These tests check the IUT's ability to synchronize its timing and to minimize output jitter.

## 7.C.2.7.1 AIS RECOGNITION

This test applies to the  $I_a$  interface. It checks to see that the IUT can detect received AIS. The expected response is that the IUT transmits a continuous RAI.

In the PM6344 EQUAD, the conformance of the AIS detection is guaranteed by design.

PMC-Sierra's Product Verification group verified the EQUAD'S AIS detection during feature testing. The Wandel&Goltermann PA-20 E1/CEPT test unit was used to transmit AIS, with and without bit errors, to stress the EQUAD'S AIS detection algorithm.

In the EQUAD, the AISD bit in Register 27H indicates AIS detection. Another bit, the AIS bit in Register 27H, indicates an integrated version of the AISD status. The integration algorithm provides a 99.1% probability of declaring AIS within 104ms in the presence of an 1:10<sup>-3</sup> mean BER. Of course there is a 100% probability of declaring AIS within 104ms when no bit errors are present. The 104ms integration interval is compatible with the ITU-T Q.251 recommendation.

The C.2.7.1 test monitors to see that a continuous RAI is sent in response to the AIS stimulus. Therefore, the IUT must set the EQUAD'S REMAIS bit in Register 45H when AIS is detected (either by polling the AIS bit or by enabling the AISI interrupt).

An IUT properly implementing the states matrix in Table 2 will pass this test.

## 7.C.2.7.2 SYNCHRONIZATION

This test applies to the  $I_a$  interface. It checks the IUT's ability to synchronize its transmit timing to the timing of the signal received at the input port.


PM6344 EQUAD

PMC-970239

**APPLICATION NOTE** 

This test tests two things: first, that the line timing can be properly recovered; second, that the recovered timing is looped back to the transmit (loop-timed mode).

In the EQUAD, the CDRC functional block recovers the line timing. The transmit timing is locked to the recovered timing by setting the PLLREF[1:0] bits in Register 07H to 10B (refer to the Timing Connections section). In that configuration, the recovered timing is further passed through the DJAT functional block of the EQUAD.

The ability to lock the transmit timing to the receive timing is guaranteed by design in the EQUAD, provided the recommendations in the Timing Connections section are followed.

The EQUAD'S ability to synchronize its transmit timing to its recovered timing was verified by PMC-Sierra's Product Verification group during feature testing. The Wandel&Goltermann PA-20 E1/CEPT test unit was used with the frequency sourced from a Marconi 2022D Signal Generator. The linear tracking range was verified at greater than ±624ppm.

### 7.C.2.8 Jitter

These tests check that the IUT handles phase jitter as specified in I.431.

### 7.C.2.8.1 MINIMUM TOLERANCE TO JITTER AND WANDER

ISSUE 2

This test applies to both the  $I_a$  and  $I_b$  interfaces. It checks the IUT's tolerance to sinusoidal phase jitter on the incoming 2048 kbit/s signal. The jitter tolerance of the IUT's input port must exceed the mask given in Figure 10 of I.431 (which is based on G.823).

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

### 7.C.2.8.2 OUTPUT JITTER

These tests check that the characteristics of the jitter from the IUT's output port complies with I.431 requirements.

### 7.C.2.8.2.1 Output Jitter With Jitter At The Input Port Supplying Timing

This test applies only to the  $I_a$  interface. This test measures the jitter generated from the IUT in the presence of input jitter when the IUT is recovering timing from the input port.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

# 7.C.2.8.2.2 Output Jitter At Network Side

This test applies only to the  $I_b$  interface. This test measures the jitter generated from the IUT, when referenced to a jitter-less timing source.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather the LIU characteristics are relevant.

# 7.C.2.9 Tolerable Longitudinal Voltage

This test applies to both the  $I_a$  and  $I_b$  interface. It tests the minimum tolerance to longitudinal (common mode) voltages at the input ports.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather, the line interface circuitry, especially the receive transformer, must have the required characteristics. Contact the transformer manufacturer for information on how to meet this requirement.

### 7.C.2.10 Output Signal Balance

This test is covered by specifications covering EMC requirements, and is not specified in ETS 300 011.

# 7.C.2.11 Impedance Towards Ground

These tests check that the impedance measured toward ground of the input and output ports of the IUT conform to ITU-T I.431.

### 7.C.2.11.1 IMPEDANCE TOWARDS GROUND OF THE RECEIVER

This test applies to both the  $I_a$  and  $I_b$  interface. It tests the impedance to ground of the IUT's input port.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather, the line interface circuitry, especially, the receive transformer, must have the required characteristics. Contact your transformer manufacturer for more information on how to meet this requirement.

### 7.C.2.11.2 IMPEDANCE TOWARDS GROUND OF THE TRANSMITTER

This test applies to both the  $I_a$  and  $I_b$  interface. It tests the impedance to ground of the IUT's output port.

The characteristics of the EQUAD do not directly affect compliance to this test. Rather, the line interface circuitry, especially, the transmit transformer, must have the required



PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

characteristics. Contact your transformer manufacturer for more information on how to meet this requirement.

# 7.C.3 Functional Characteristics Tests

These tests check that the IUT meets the I.431 specifications for functional characteristics of the interface.

# 7.C.3.1 Test Of Signals Sent By IUT

These tests check that the signals sent by the IUT conform with I.431.

# 7.C.3.1.1 HDB3 CODING AND NORMAL OPERATIONAL FRAME

ISSUE 2

This test applies to both the  $I_a$  and  $I_b$  interface. It checks the coding, decoding and binary organization of the NOF.

NOFs are sent from the simulator. A Payload Loopback is activated in the IUT, and the returned NOFs are monitored for correct HDB3 coding (as defined in G.703), RAI, FEBE, and CRC-4 block errors.

In the PM6344 EQUAD, HDB3 encoding and decoding is guaranteed by design.

PMC-Sierra's Product Verification group verified the EQUAD'S HDB3 encoding/decoding algorithm during feature testing. A TTC (Telecommunications Techniques) FireBERd 6000 with the G.704 Interface was used. With the EQUAD in Payload Loopback, the FireBERd reported no line code violations during measurement intervals of no less than one minute. The returned NOFs were monitored by the FireBERd that reported no errors.

### 7.C.3.1.2 REMOTE ALARM INDICATION

This test is combined with C.3.2. An IUT that properly implements I.431 states matrix based on Tables 2 and 3 will pass this test.

# 7.C.3.1.3 ALARM INDICATION SIGNAL

This test is combined with C.3.2. An IUT that properly implements I.431 states matrix based on Tables 2 and 3 will pass this test.

# 7.C.3.1.4 CRC ERROR INFORMATION

This test is combined with C.4.5.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

# 7.C.3.1.5 RAI AND CONTINUOUS CRC ERROR INDICATION

ISSUE 2

This test is combined with C.3.2. An IUT that properly implements I.431 states matrix based on Tables 2 and 3 will pass this test.

# 7.C.3.2 States-Matrix At The IUT

These tests check that the IUT properly implements the I.431 states matrix appropriate to the interface.

# 7.C.3.2.1 STATES-MATRIX AT THE IUT NETWORK SIDE

This test applies to the  $I_b$  interface. It tests that the IUT properly transitions between the stable states, G0 to G5, defined in I.431.

For state transitions that pertain directly to the functionality of the EQUAD, all the necessary status and control registers are provided for implementing the I.431 states matrix. Table 3 explains how the EQUAD registers should be used to implement the states matrix for the network side. Provided those recommendations are followed, the IUT should have no difficulty passing this test.

# 7.C.3.2.2 STATES-MATRIX AT THE IUT USER SIDE

This test applies to the  $I_a$  interface. It tests that the IUT properly transitions between the stable states, F0 to F5, defined in I.431.

The EQUAD provides all the status and control registers necessary for implementing the I.431 states matrix. Table 2 explains how the EQUAD registers should be used to implement the states matrix for the user side. Provided those recommendations are followed, the IUT should have no difficulty passing this test.

# 7.C.4 Interface Procedures Tests

These tests check that the IUT properly implements the interface procedures defined in I.431 and G.706.

# 7.C.4.1 Codes For Idle Channels And Idle Slots

This test applies to both the  $I_a$  and  $I_b$  interfaces. It checks the pattern in timeslots that are not assigned to a channel.

The test monitors each timeslot to ensure that at least three binary ONEs are present in each timeslot.



ISSUE 2

PM6344 EQUAD

PMC-970239

**APPLICATION NOTE** 

QUADRUPLE E1 FRAMER

The EQUAD provides a serial controller in the transmit path called the TPSC. This functional block contains registers (accessed indirectly via Registers 30H to 33H) which provide per-channel control of the timeslot data. Each timeslot can either be passed transparently from the backplane, or overwritten with an "Idle" code (the Idle codes for each timeslot are independent from each other).

The TPSC should be initialized so that each channel's Idle code meets the requirement of at least three binary ONEs. Whether the EQUAD overwrites the timeslot with the Idle code is controlled by the SUBS and DS[1:0] bits in each channel's Data Control byte within the TPSC.

The use of the TPSC functional block is described in the EQUAD data book, in the section entitled "Using the Per-Channel Serial Controllers" (pp. 183-4 in Issue 6).

# 7.C.4.2 Interframe (Layer 2) Time Fill

This test applies to both the  $I_a$  and  $I_b$  interfaces. It checks that the HDLC Idle signal on the D-Channel consists of continuous Flags (01111110).

In the PM6344 EQUAD, HDLC Idle generation is guaranteed by design when using the internal HDLC serial controller. When using an external HDLC serial controller, it is the responsibility of that device to comply with this test.

The ability of the EQUAD'S internal HDLC controller to transmit Idle code was verified by PMC-Sierra's Product Verification group during feature testing. A logic analyzer was used to monitor the output of the HDLC controller to check that it properly transmitted the HDLC Idle signal.

To process the D-Channel, the EQUAD must be properly configured. There are two options for processing the D-Channel in the EQUAD: using the internal HDLC controllers (RFDL and XFDL), or extracting/inserting the D-Channel to/from external serial pins (RDLSIG, RDLCLK, TDLSIG, and TDLCLK).

Note: When using the internal HDLC controllers, the packet payloads can be processed either via the microprocessor, or by an external DMA (Direct Memory Access) controller connected to the datalink interrupt pins (RDLINT, RDLEOM, TDLINT, and TDLUDR).

The EQUAD can either process the D-Channel (TS16) or any combination of the National Use Bits in TS0 as an HDLC datalink. To select the D-Channel, the SIGEN bit and DLEN bit in Register 44H must be set to logic zero and one, respectively. Additionally, the RXSAEN[8:4] bits in Register 09H must all be cleared to logic zero.

To select whether the datalink is processed internally or externally to the EQUAD, the RXDMASIG and TXDMASIG bits in Register 02H must be set accordingly.



# 7.C.4.3 Frame Alignment (Without the Test Of CRC Procedure)

This test applies to both the  $I_a$  and  $I_b$  interface. It checks that the IUT correctly executes the FAS alignment procedures.

This test consists of a lengthy sequence of framing stimuli that stress the framing algorithm of the IUT. The signal from the IUT is monitored for presence or absence of RAI as appropriate.

The EQUAD can be configured to automatically find and lose frame in accordance with G.706. To do this, the FASC bit in Register 21H should be a logic zero, and the BIT2C bit in the same register should be set to logic one. This setting allows OOF to be declared if either three consecutive FASs are received in error, or if bit 2 in the TS0 of three consecutive NFAS frames is received in error.

The EQUAD does not automatically transmit RAI in response to OOF. Therefore, the control of RAI transmission must be controlled by the microprocessor, which would set or clear the REMAIS bit in Register 45H as required.

The software implementation recommended in Appendix A will meet this test.

### 7.C.4.4 CRC Multiframe Alignment

This test applies to both the  $I_a$  and  $I_b$  interface. It checks that the IUT correctly responds to the ETS 300 011 test, section C.4.4.

Note: The original version of the test stimulus for this test was poorly conceived. Therefore, ESTI issued Amendment 1 to EST 300 011 containing a revised stimulus. Equipment designed using the EQUAD should be tested to the stimulus contained in Amendment 1.

The software controlling the EQUAD must be carefully crafted to meet this specification, which calls for a timer with 100 millisecond resolution. Appendix A of this document details an example interrupt handling routine which responds to the EQUAD'S framer interrupts such that the IUT complies with this test.

# 7.C.4.5 CRC Processing

This test applies to both the  $I_a$  and  $I_b$  interface. It checks that the IUT correctly executes the CRC calculation and generation of the FEBE indications (in the E-Bits of the CMF structure) in response to CRC errors.

In the EQUAD, the FEBEs are automatically sent in response to detected CRC errors. The proper operation of this feature is guaranteed by design.



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

The ability of the EQUAD to transmit FEBE indications was verified by PMC-Sierra's Product Verification group during feature testing. The return of FEBEs was monitored in response to both deterministic and probabilistic CRC errors.

# 7.C.5 Power Feeding

These tests check that the power supply of the IUT meets the I.431 requirements.

# 7.C.5.1 Provision Of Power And Feeding Voltage

ISSUE 2

This test applies only to the  $I_a$  interface. It tests the provision of power by the IUT.

The characteristics of the EQUAD do not directly affect compliance with this test. Contact the manufacturer of the power supply components for information on meeting this requirement.

# 7.C.5.2 Protection Against Short Circuit

This test applies only to the  $I_a$  interface. It tests the ability of the power source to withstand a short circuit condition.

The characteristics of the EQUAD do not directly affect compliance with this test. Contact the manufacturer of the power supply components for information on meeting this requirement.

# 7.C.5.3 Protection Against Overload

This test applies only to the  $I_a$  interface. It tests the ability of the power source to withstand an overload condition.

The characteristics of the EQUAD do not directly affect compliance with this test. Contact the manufacturer of the power supply components for information on meeting this requirement.

# 7.C.5.4 Power Consumption And Interchange Of Wires

This test applies only to the  $I_b$  interface. It tests the consumption of power by the IUT and that checks that no damage occurs due to the interchange of power feeding wires.

The characteristics of the EQUAD do not directly affect compliance with this test. Contact the manufacturer of the power supply components for information on meeting this requirement.



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

# APPENDIX A RECOMMENDED FRAMING SOFTWARE

This section details the PMC-Sierra's suggestions for implementing an interrupt-handling routine to handle the transient states related to FAS and MFAS alignment procedures.

The suggested interrupt-handling routine is given in Section A.2. This routine or one similar must be implemented to pass the ETS 300 011 tests.

The routine (called EQUAD\_sr\_2\_0.c) is written in ANSI C. EQUAD\_sr\_2\_0.c is complete with header file EQUAD.h. This header file is designed to be generic for any future interrupt subroutines for the EQUAD. The routine was originally written in 6811 assembler code. The ANSI C version was derived from this code. The 6811 assembler version follows the C version.

### A.1 Implementation Assumptions

The EQUAD\_SR routine given in the next subsection assumes the following:

- the EQUAD has been initialized as recommended in the Initialization section.
- there is a resettable timer with millisecond resolution available. The value of time elapsed since the last timer reset is passed through the global variable timer\_count. This timer is independent of timers T1 and T2 used for the I.431 states matrix.
- the status register 24H should only be read *once* upon entering the EQUAD\_sr\_2\_0.c routine. This is because this register contains bits that are cleared upon read. In order to process the status information contained in this register, the value it contains should be stored in a local variable.
- the status register 21H should only be read where indicated in the routine. This register contains bits that are cleared upon read. Therefore, the value it contains should be stored in a local variable for processing.
- the EQUAD\_sr\_2\_0.c calls upon three other subsections which are not explicitly detailed here because their implementation consists of single register writes to the EQUAD:

NOF is a constant that clears the RAI indication in the A-bit in Timeslot 0 of the E1 basic frame. This is accomplished by clearing the REMAIS bit in Register 45H to logic zero.

PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

RAI is a constant that sets the RAI indication in the A bit in Timeslot 0 of the E1 basic frame. This is accomplished by setting the REMAIS bit in Register 45H to logic one.

The timer reset subsection clears the timer variable timer\_count used to measure the 400ms interval compatible with G.706.

• three separate functions are called in EQUAD\_sr\_2\_0.c:

ISSUE 2

COMPARE() is a function that is passed the value of a specific register and a mask value. COMPARE() then returns TRUE if the specific mask bit in the register is set or FALSE if the bit is cleared.

CKECK() is a function which is passed the value of the event or state variables and also the event or state number which is being checked for. The function returns TRUE if the event or state is valid, FALSE if it is not.

WHAT\_STATE() is the function in which the determined event and the initial state variables are passed. These variables are then checked and the proper parameters are set. The resultant state is then returned to the main subroutine and updated.

This appendix is only concerned with the software for handling the transient framing states. For an implementation compliant to ETS 300 011, additional software as recommended in the section entitled "Implementing the I.431 States Matrix" must also be active.



# PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

# A.2 Example Interrupt-Handling Routine

| /*<br>***********************************                                     |                                 |                                 |                                                                                                                           |  |
|-------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| * All rights reserved<br>*<br>* Name: equadd.h Version: 1.0 Date: 25 May 1998 |                                 |                                 |                                                                                                                           |  |
| * Product: equad Subsystem: framer                                            |                                 |                                 |                                                                                                                           |  |
| * Author: Korby<br>*                                                          | Mraze                           | c fromo/multifr                 | rame intermunt corride routine used                                                                                       |  |
| <pre>* to examine sta</pre>                                                   | ates and events                 | to decide whi                   | ich state to exit in.                                                                                                     |  |
| * Based on param                                                              | neters as defin                 | ned in the Appl                 | lication Note for the                                                                                                     |  |
| * PM6344 EQUAD,                                                               | Document Numbe                  | er PM970239 Iss                 | sue #2.                                                                                                                   |  |
| *<br>* * * * * * * * * * * * * * * * * *                                      | * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * | *******                                                                                                                   |  |
| #define I                                                                     | TRUE                            | 1                               | /* Constant logic 1 */                                                                                                    |  |
| #define F                                                                     | FALSE                           | 0                               | /* Constant logic 0 */                                                                                                    |  |
| #define E                                                                     | EVENT1                          | 0x01                            | /* Event 1 */                                                                                                             |  |
| #define E                                                                     | EVENT2                          | 0x02                            | /* Event 2 */                                                                                                             |  |
| #define E                                                                     | EVENT3                          | 0x03                            | /* Event 3 */                                                                                                             |  |
| #define E                                                                     | EVENT4                          | 0x04                            | /* Event 4 */                                                                                                             |  |
| #define E                                                                     | EVENT5                          | 0x05                            | /* Event 5 */                                                                                                             |  |
| #define R                                                                     | AI                              | 0x08                            | /* Set RAI */                                                                                                             |  |
| #define I                                                                     | TIMER_LIMIT 0x2                 | 0x00                            | /* Maximum timer limit */                                                                                                 |  |
| #define C                                                                     | CLEAR                           | 0x00                            | /* Clears all bits */                                                                                                     |  |
| #define C                                                                     | )OFI                            | 0x40                            | /* Mask for bit 6 of register 024H */                                                                                     |  |
| #define C                                                                     | )OF                             | 0x40                            | /* Mask for bit 6 of register 026H*/                                                                                      |  |
| #define C<br>#define C                                                        | DOCMFI<br>DOCMF                 | 0x10<br>0x10<br>0x02            | <pre>/* Mask for bit 4 of register 024H*/ /* Mask for bit 4 of register 026H*/ /* Mosk for bit 1 of register 021U*/</pre> |  |
| #define F                                                                     | FRMR_SA                         | 0x20                            | /* Mask for bit 5 of register 02H*/<br>/* Mask for bit 5 of register 008H*/                                               |  |
| #define S                                                                     | STATE1                          | 0x01                            | /* State 1 */                                                                                                             |  |
| #define S                                                                     | STATE2                          | 0x02                            | /* State 2 */                                                                                                             |  |
| #define S                                                                     | STATE3                          | 0x03                            | /* State 3 */                                                                                                             |  |
| #define S                                                                     | STATE4                          | 0x04                            | /* State 4 */                                                                                                             |  |
| #define S                                                                     | STATE5                          | 0x05                            | /* State 5 */                                                                                                             |  |
| typedef unsigned                                                              | l char REG_OFF                  | SET;                            | /* 1 byte for register offset */                                                                                          |  |
| typedef unsigned                                                              | l char REG_DAT                  | A;                              | /* 1 byte for register data */                                                                                            |  |
| typedef unsigned<br>typedef unsigned                                          | l char MAN_VAR<br>l char MASK;  | .;                              | <pre>/* 1 byte for management variables */ /* 1 byte for mask variable */ (* 1 byte for box box or wight)  */</pre>       |  |
| typedef unsigned                                                              | d char BOOLEAN                  | i                               | /* 1 byte for boolean variable */                                                                                         |  |
| typedef unsigned                                                              | d char EVENT;                   |                                 | /* 1 byte for event number */                                                                                             |  |
| typedef struct EQUADa_QUAD {                                                  |                                 |                                 | <pre>/* Stucture definition for a quadrant of */ /* the Equad device */</pre>                                             |  |
| REG_DATA                                                                      | RX_OPT;                         | PT;                             | /* Offset register 000H of the Equad */                                                                                   |  |
| REG_DATA                                                                      | RX_BP_O                         |                                 | /* Offset register 001H of the Equad */                                                                                   |  |
| REG_DATA<br>REG_DATA<br>REC_DATA                                              | RX_IF_C                         | K_OPT;<br>F;                    | /* Offset register 002H of the Equad */<br>/* Offset register 003H of the Equad */                                        |  |
| REG_DATA<br>REG_DATA<br>REG_DATA                                              | TX_BP_O<br>TX_FRM               | PT;                             | /* Offset register 005H of the Equad */                                                                                   |  |
| REG_DATA<br>REG_DATA<br>REG_DATA                                              | TX_TIM_<br>TX_TIM_<br>INT_SOU   | OPT;                            | /* Offset register 007H of the Equad */                                                                                   |  |
| REG_DATA<br>REG_DATA                                                          | RX_DATA                         | LINK_EN;                        | /* Offset register 009H of the Equad */<br>/* Offset register 00AH of the Equad */                                        |  |
| REG_DATA                                                                      | TEST_RE                         | SV0;                            | /* Offset register 00BH of the Equad */                                                                                   |  |
| REG DATA                                                                      | PMON UP                         | DATE_RESV1;                     | /* Offset register 00CH of the Equad */                                                                                   |  |
| REG_DATA                                                                      | RESET;                          | TAT_LSB;                        | /* Offset register 00DH of the Equad */                                                                                   |  |
| REG_DATA                                                                      | PHASE S                         |                                 | /* Offset register 00EH of the Equad */                                                                                   |  |
| REG_DATA                                                                      | PHASE_S                         | TAT_MSB;                        | /* Offset register 00FH of the Equad */                                                                                   |  |
| REG_DATA                                                                      | CDRC_CF                         | ;                               | /* Offset register 010H of the Equad */                                                                                   |  |



# PM6344 EQUAD

QUADRUPLE E1 FRAMER

| PMC-970239 | ISSUE 2            |                               | QUADR       |
|------------|--------------------|-------------------------------|-------------|
|            |                    |                               |             |
| REG_DATA   | CDRC_INT_EN;       | /* Offset register 011H of th | ne Equad */ |
| REG_DATA   | CDRC_INT_STAT;     | /* Offset register 012H of th | ne Equad */ |
| REG_DATA   | ALT_LOS;           | /* Offset register 013H of th | ne Equad */ |
| REG_DATA   | CHAN_SEL_0;        | /* Offset register 014H of th | 1e Equad */ |
| REG_DATA   | CHAN_SEL_1;        | /* Offset register 015H of th | 1e Equad */ |
| REG_DATA   | CHAN_SEL_2;        | /* Offset register 016H of th | 1e Equad */ |
| REG_DATA   | CHAN_SEL_3;        | /* Offset register 017H of th | 1e Equad */ |
| REG_DATA   | DJAT_INT_STAT;     | /* Offset register 018H of th | 1e Equad */ |
| REG_DATA   | DJAT_N1;           | /* Offset register 019H of th | 1e Equad */ |
| REG_DATA   | DJAT_N2;           | /* Offset register 01AH of th | ie Equad */ |
| REG_DATA   | DJAT_CF;           | /* Offset register 01BH of th | ie Equad */ |
| REG_DATA   | ELST_CF;           | /* Offset register O1CH of th | ie Equad */ |
| REG_DATA   | ELST_INT_STAT;     | /* Offset register OlDH of th | ie Equad */ |
| REG_DATA   | ELST_IDLE;         | /* Offset register OlEH of th | ie Equad */ |
| REG_DATA   | RESERVED2;         | /* Offset register OlFH of th | ie Equad */ |
| REG_DATA   | FRMR_ALIGN_OPT;    | /* Offset register 020H of th | ie Equad */ |
| REG_DATA   | FRMR_MAINT_OPT;    | /* Offset register 021H of th | ie Equad */ |
| REG_DATA   | FRMR_FRM_INT_EN;   | /* Offset register U22H of th | ie Equad */ |
| REG_DATA   | FRMR_MAINT_INT_EN; | /* Offset register U23H of th | ie Equad */ |
| REG_DATA   | FRMR_FRM_INT;      | /* Offset register 024H of th | ie Equad */ |
| REG_DATA   | FRMR_MAINT_INT;    | /* Offset register 025H of th | ie Equad */ |
| REG_DATA   | FRMR_FRM_STAT;     | /* Offset register 026H of th | ie Equad */ |
| REG_DATA   | FRMR_MAINT_STAT;   | /* Offset register 02/H of th | ie Equad */ |
| REG_DATA   | FRMR_NATIONAL;     | /* Offset register 028H of th | ie Equad */ |
| REG_DATA   | FRMR_EAIRA,        | /* Offset register 029H of th | ie Equad */ |
| REG_DATA   | FRMR_CRC_ERR_LSB,  | /* Offget register 02AH of th | ie Equad */ |
| REG_DATA   | FRMR_CRC_ERR_MSB,  | /* Offset register 02BH of th | ie Equad */ |
| REG_DATA   | ISIO_AIS_SIAL/     | /* Offget register 02CH of th | ie Equad */ |
| REG_DATA   | RESERVEDS;         | /* Offgot register 02DH of th | ie Equad "/ |
| REG_DATA   | RESERVED4/         | /* Offgot register 02EH of th | ie Equad */ |
| REG_DATA   | TDSC CE.           | /* Offgot register 02FH of th | ie Equad "/ |
| REG_DATA   | TPSC_CF/           | /* Offset register 0314 of th | ne Equad */ |
| REG_DATA   | TPSC_ACCESS_SIAI   | /* Offset register 0324 of th | ie Equad */ |
| REC DATA   | TPSC IND_ADDRY     | /* Offset register 032H of th | ne Found */ |
| REG_DATA   | XEDL CE:           | /* Offset register 034H of th | ne Equad /  |
| REG DATA   | XFDL INT STAT;     | /* Offset register 035H of th | ne Equad */ |
| REG DATA   | XFDI, TX DATA;     | /* Offset register 036H of th | ie Equad */ |
| REG DATA   | RESERVED6;         | /* Offset register 037H of th | ie Equad */ |
| REG DATA   | RFDL CF;           | /* Offset register 038H of th | ne Equad */ |
| REG DATA   | RFDL INT STAT;     | /* Offset register 039H of th | ne Equad */ |
| REG DATA   | RFDL STAT;         | /* Offset register 03AH of th | ne Equad */ |
| REG_DATA   | RFDL_RX_DATA;      | /* Offset register 03BH of th | ne Equad */ |
| REG_DATA   | INT_ID;            | /* Offset register 03CH of th | ne Equad */ |
| REG_DATA   | BP_PARITY;         | /* Offset register 03DH of th | ne Equad */ |
| REG_DATA   | RESERVED7;         | /* Offset register 03EH of th | ne Equad */ |
| REG_DATA   | RESERVED8;         | /* Offset register 03FH of th | ne Equad */ |
| REG_DATA   | SIGX_CF;           | /* Offset register 040H of th | ne Equad */ |
| REG_DATA   | SIGX_ACCESS_STAT;  | /* Offset register 041H of th | ne Equad */ |
| REG_DATA   | SIGX_IND_ADDR;     | /* Offset register 042H of th | ne Equad */ |
| REG_DATA   | SIGX_IND_DATA;     | /* Offset register 043H of th | ne Equad */ |
| REG_DATA   | TRAN_CF;           | /* Offset register 044H of th | ne Equad */ |
| REG_DATA   | TRAN_DIAG;         | /* Offset register 045H of th | ne Equad */ |
| REG_DATA   | TRAN_NATIONAL;     | /* Offset register 046H of th | 1e Equad */ |
| REG_DATA   | TRAN_EXTRA;        | /* Offset register 047H of th | 1e Equad */ |
| REG_DATA   | PMON_STAT;         | /* Offset register 048H of th | 1e Equad */ |
| REG_DATA   | PMON_FER;          | /* Offset register 049H of th | 1e Equad */ |
| REG_DATA   | PMON_FEBE_LSB;     | /* Offset register 04AH of th | 1e Equad */ |
| REG_DATA   | PMON_FEBE_MSB;     | /* Offset register 04BH of th | ie Equad */ |
| REG_DATA   | PMON_CRC_LSB;      | /* Offset register 04CH of th | ie Equad */ |
| REG_DATA   | PMON_CRC_MSB;      | /* Offset register 04DH of th | ie Equad */ |
| REG_DATA   | PMON_LCV_LSB;      | /* Offset register 04EH of th | 1e Equad */ |

PMON\_LCV\_MSB;

#### }REGISTER;

typedef struct EQUADa\_MEM {

REG\_DATA

| REG_DATA | FRAME;  | /* | local copy of equad reg 24H */       |
|----------|---------|----|--------------------------------------|
| REG_DATA | STATUS; | /* | local copy of equad reg 26H */       |
| REG_DATA | CMFACT; | /* | local copy of equad reg 21H */       |
| REG_DATA | STATE;  | /* | current transient state */           |
| REG_DATA | TIMERX; | /* | Boolean -> 1 if timer has expired */ |
| REG_DATA | т3;     | /* | T3 as defined in PM970239 */         |
| REG_DATA | FSTATE; | /* | Current FSTATE */                    |
| REG_DATA | UPH;    | /* | User PH */                           |
|          |         |    |                                      |

/\* Offset register 04FH of the Equad \*/



# PM6344 EQUAD

#### PMC-970239 ISSUE 2 QUADRUPLE E1 FRAMER /\* User MPH \*/ /\* local copy of equad reg 25H \*/ /\* local copy of equad reg 27H \*/ /\* local copy of equad reg 12H \*/ REG\_DATA REG\_DATA REG\_DATA UMPH; INT\_STAT; ALARM\_STAT; REG\_DATA LOS; }MEMORY; BOOLEAN /\* Prototype for function COMPARE \*/ COMPARE(REG\_DATA, MASK); /\* Prototype for function CHECK \*/ BOOLEAN CHECK (REG\_DATA, MASK); REG\_DATA /\* Prototype for function WHAT\_STATE \*/ WHAT\_STATE(MAN\_VAR , REG\_DATA ); /\*



ISSUE 2

# PM6344 EQUAD

QUADRUPLE E1 FRAMER

PMC-970239

```
Copyright (c) 1998 PMC Sierra, Inc.
 *
                   All rights reserved
 * Name:
         equadd_sr.c
                        Version: 2.0 Date: 25 May 1998
 * Product: equad Subsystem: framer
 * Author:
             Korby Mraze
 * Description: Frame/multiframe interrupt service routine used to examine
             states and events to decide which state to exit in.
Based on parameters defined in the Applicaton Note for the
             PM6344 EQUAD, Document Number PM970239 Issue #2.
 ******
 * /
#include "equadd.h" /* Header file with typedefs and function prototypes */
 * Global memory initializations from Fourth setup
* /
                                /* 4 equada device structures */
REGISTER *quad[4];
                               /* 4 equada memory structures */
MEMORY *mem[4];
REG_DATA state, cmfact, tadc, timer_expired, timer_count, align;
REG_DATA frame_status; /* framer framing status, offset reg 026H */
REG_DATA tran_cfg; /* EQUADa TRAN configuration offset register 044H */
REG_DATA tran_intl;
                           /* EQUADa TRAN Internation/National bits offset register 46H */
int quad num;
                                /* variable used to determine which quandrant to use */
******
 * Main function call
 * /
void main(void){
/*
 * Program variable declarations and initializations
*****
* /
REG_DATA interrupt_id;
                           /* Interrupt id, offset reg 03CH */
                          /* Interrupt source, offset reg 008H */
REG_DATA int_source;
                           /* framer maintenance options, offset reg 021H */
/* framer framing status interrup indication, offset reg 024H */
REG_DATA frm_main_opt;
REG_DATA frame_int;
REG_DATA los_int;
                           /* EQUADa LOS interrupt indication offset register 12H */
MAN VAR event;
                           /* variable used to pass the event to the WHAT STATE func */
quad[0] = ( struct EQUADa_QUAD* ) 0xc000;
                                             /* Base address for quadrant 0 */
quad[1] = ( struct EQUADa_QUAD* ) 0xc080;
quad[2] = ( struct EQUADa_QUAD* ) 0xc100;
                                             /* Base address for quadrant 1 */
                                             /* Base address for quadrant 2 */
quad[3] = ( struct EQUADa_QUAD* ) 0xc180;
                                             /* Base address for quadrant 3 */
mem[0] = ( struct EQUADa_MEM* ) 0x1200;
                                           /* Base address for quadrant 0 mem */
mem[1] = ( struct EQUADa_MEM* ) 0x1210;
mem[2] = ( struct EQUADa_MEM* ) 0x1220;
mem[2] = ( struct EQUADa_MEM* ) 0x1220;
                                           /* Base address for quadrant 1 mem */
                                           /* Base address for quadrant 2 mem */
mem[3] = ( struct EQUADa_MEM* ) 0x1230;
                                           /* Base address for quadrant 3 mem */
```



PM6344 EQUAD

```
ISSUE 2
PMC-970239
                                                         QUADRUPLE E1 FRAMER
* Start main program
   */
interrupt_id = (*quad[0]).INT_ID;
                                     /* Load interrupt ID register */
******
* Determine which quadrant has triggered an interrupt
*/
if(COMPARE(interrupt_id, 0x10)){
 quad_num = 0;
                               /* Find the first quadrant with an interrupt */
else if(COMPARE(interrupt_id, 0x20)){
 quad_num = 1;
ļ
else if(COMPARE(interrupt_id, 0x40)){
 quad_num = 2;
}
else
 quad_num = 3;
* Check for LOS interrupt
* /
los_int = (*quad[quad_num]).CDRC_INT_STAT;
                                  /* load LOS interrupt register */
                                   /* Check for LOSI */
if(!COMPARE(los_int, 0x40)){
                                   /* LOSI was zero, start code */
/*
* Check for FRMR interrupt
*/
                                       /* Load Interrupt Source register */
 int_source = (*quad[quad_num]).INT_SOURCE;
                                       /* If a FRMR interrupt */
 if(COMPARE(int_source, FRMR_SA)){
                                        /* Get rest of register values */
   frame_int = (*quad[quad_num]).FRMR_FRM_INT;
  frame_status = (*quad[quad_num]).FRMF_FRM_STAT;
frm_main_opt = (*quad[quad_num]).FRMR_MAINT_OPT;
                                       /*from quadrant in question*/
   state = (*mem[quad_num]).STATE;
   cmfact = (*mem[quad_num]).CMFACT;
  timer_expired = (*mem[quad_num]).TIMERX;
timer_count = (*mem[quad_num]).T3;
/*
* Determine the event according to the status registers, then call WHAT STATE
* function to determine the next state based on the current state and the event.
      * /
   /* Handles events 1, 2, and 3 */
                                /* OOFI was 0, check OOCMFI */
   if (!COMPARE(frame_int, OOFI)){
                                /* OOCMFI was 0, goto EVENT0 */
    if (!COMPARE(frame_int, OOCMFI)){
                                /* Do nothing */
     ;
    }
    else {
                                /* OOCMFI was 1, this is EVENT3 */
     event = EVENT3;
     state = WHAT_STATE(event, state);/* Determine state and set up new state */
```

PMC PMC-Sierra, Inc.

ISSUE 2

PM6344 EQUAD

PMC-970239

```
QUADRUPLE E1 FRAMER
```

```
}
                                          /* OOFI was 1, check OOF */
/* OOF was 0, goto EVENT2 */
   else {
    if (!COMPARE(frame_status, OOF)){
       event = EVENT2;
       state = WHAT_STATE(event, state); /* Determine state and set up new state */
      }
      else {
                                           /* OOF was 1, check CMFACT */
       if (!COMPARE(frm_main_opt, cmfact)){/* CMFACT was 0, goto EVENT1 */
         event = EVENT1;
         state = WHAT_STATE(event, state); /* Determine state and set up new state */
        élse {
                                           /* CMFACT was 1, check if timer has expired */
         if(timer_expired){
                                          /* If timer has expired goto EVENT4 */
           event = EVENT4;
        state = WHAT_STATE(event, state);
         }
         élse {
                                          /* Timer has not expired so increment and see */
           ++(timer_count); /* if it is about to expire */
if (timer_count <= TIMER_LIMIT) { /* it hasn't, goto EVENT5 */
            event = EVENT5;
         state = WHAT_STATE(event, state);
                                             /* it has, set timerx to 1 */
           élse {
             timer_expired = TRUE;
           }
         }
       }
   }
    (*quad[quad_num]).TRAN_DIAG = tadc; /* Update the TADC register */
    (*quad[quad_num]).FRMR_FRM_STAT = frame_status;
    (*quad[quad_num]).TRAN_CF = tran_cfg;
    (*quad[quad_num]).TRAN_NATIONAL = tran_intl;
    (*mem[quad_num]).STATE = state;
    (*mem[quad_num]).CMFACT = cmfact;
    (*mem[quad_num]).TIMERX = timer_expired;
    (*mem[quad_num]).T3 = timer_count;
  élse
                         /* Not a valid framer interrupt, exit routine */
  ;
                                          /* Check if LOS is set */
else if(!COMPARE(los_int, 0x01)){
                                          /* LOS was 0, end routine */
  ;
                                            /* LOS was 1, do following then leave */
  else {
    (*mem[quad_num]).STATE = STATE1;
                                          /* Set state to 1 */
/* Assert RAI */
    (*quad[quad_num]).TRAN_DIAG = RAI;
} /*end of program */
/*
 * Function definitions section
 */
BOOLEAN
                                    /* Function to determine if a specific bit is set */
COMPARE (REG_DATA reg, MASK mask) {
  return ((reg & mask)!= FALSE);
}
                                    /* Function to check the value of the variable */
BOOLEAN
CHECK (REG_DATA reg, MASK mask) {
 return ( reg == mask );
```



ISSUE 2

PM6344 EQUAD

QUADRUPLE E1 FRAMER

PMC-970239

```
}
                    /* Function to determine the state and event then proceeding */
REG DATA
                                       /* to set the appropriate parameters */
WHAT_STATE(MAN_VAR fevent, REG_DATA fstate){
      ECHECK(fstate, STATE1)){ /* Check if in state 1 */
E(!CHECK(fstate, STATE2)){ /* Check if in state 2 */
if(!CHECK(fstate, STATE3)){ /* Check if in state 3 */
if(!CHECK(fstate, STATE4)){ /* Check if in state 4 */
  if(!CHECK(fstate, STATE1)){
    if(!CHECK(fstate, STATE2)){
           if(!CHECK(fevent, EVENT2)){/* Must be state 5 */
return fstate; /* EVENT2 has not occurred, leave */
            }
           else {
              tad\dot{c} = NOF;
                                          /* No RAI */
                                          /* Set state to 2 */
             return STATE2;
           }
         }
              /* STATE 4 */
         else if (!CHECK(fevent, EVENT3)) { /* EVENT3 has not occurred, leave */
                                                        /* RAI */
              tadc = RAI;
              frame_status = frame_status & 0xFD; /* Clear MSDIS8 bit */
                                                       /* Clear E bit force to one */
              tran_cfg = tran_cfg & 0xFB;
         }
                                                        /* EVENT3 has occurred */
/* No RAI */
           else {
              tadc = NOF;
              frame_status = frame_status & 0xFD; /* Clear MSDIS8 bit */
                                                        /* Clear E bit force to one */
              tran_cfg = tran_cfg & 0xFB;
                                                        /* Set state to 3 */
             return STATE3;
           }
       }
              /* STATE 3 */
       else if (!CHECK(fevent, EVENT1)){
                                                        /*EVENT1 has not occurred */
                                                        /* do nothing */
           return fstate;
       }
                                                        /* EVENT1 has occurred */
         else {
           tadc = RAI;
                                                        /* RAI */
                                                       /* Clear MSDIS8 bit */
           frame_status = frame_status & 0xFD;
           tran_cfg = tran_cfg & 0xFB;
                                                        /* Clear E bit force to one */
                                                        /* Set to state 1 */
           return STATE1;
         }
    }
             /* STATE 2 HAS OCCURRED */
    else if (!CHECK(fevent, EVENT1)){
                                                       /* EVENT1 has not occurred */
       if (!CHECK(fevent, EVENTI)){
    if (!CHECK(fevent, EVENT3)){
        if (!CHECK(fevent, EVENT4)){
                                                       /* EVENT3 has not occurred */
                                                       /* EVENT4 has not occurred */
                                                       /* EVENT5 has not occurred */
           if (!CHECK(fevent, EVENT5)){
                                                        /* leave */
             return fstate;
                                                        /* EVENT5 has occurred */
            élse {
                                                        /* RAI */
             tadc = RAI;
             return STATE5;
                                                        /* Set to state 5 */
           }
         élse {
                                                       /* EVENT4 has occurred */
                                                      /* RAI */
/* Set MSDIS8 bit */
           tadc = RAI;
           frame_status = frame_status | 0x02;
           tran_cfg = tran_cfg | 0x04;
tran_intl = tran_intl | 0xFF;
                                                        /* Set E bit force to one */
           return STATE4;
                                                            /* Set state to 4 */
         }
       }
                                                        /* EVENT3 has occurred */
       else {
         tad\dot{c} = NOF;
                                                        /* No RAI */
         return STATE3;
                                                        /* Set to state 3 */
       }
                                                        /* EVENT1 has occurred */
    élse {
                                                        /* RAI */
       tadc = RAI;
                                                        /* Clear MSDIS8 bit */
       frame_status = frame_status & 0xFD;
                                                        /* Clear E bit force to one */
       tran_cfg = tran_cfg & 0xFB;
                                                        /* Set state to 1 */
       return STATE1;
    }
  }
```



ISSUE 2

# PM6344 EQUAD

#### PMC-970239

QUADRUPLE E1 FRAMER

```
/* STATE 1 HAS OCCURRED */
else if (!CHECK(fevent, EVENT2)){
  return fstate;
   }
   élse {
     timer_count = CLEAR;
     timer_expired = FALSE;
tadc = NOF;
     return STATE2;
   }
return fstate;
}
```

- /\* EVENT2 has not occurred \*/ /\* Leave \*/

- /\* EVENT2 has occurred \*/ /\* Clear t3 \*/ /\* Timer has not expired \*/
- /\* No RAI \*/ /\* Set state to 2 \*/



# PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

| ; Interrupt service routine for EQUAD<br>; This routine handles all state conditions |               |                                                                            |  |  |  |
|--------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------|--|--|--|
| ; As defined in PM970239 Issue 2                                                     |               |                                                                            |  |  |  |
| ; Author: Korby                                                                      | Mraze         | lerra, Inc                                                                 |  |  |  |
| ; *** Equates *                                                                      | * *           |                                                                            |  |  |  |
| F1                                                                                   | EOU           | \$01                                                                       |  |  |  |
| F2                                                                                   | EQU           | \$02                                                                       |  |  |  |
| F3                                                                                   | EQU           | \$03                                                                       |  |  |  |
| F4                                                                                   | EQU           | \$04                                                                       |  |  |  |
| F'5<br>DDAT M                                                                        | EQU           | 205<br>200                                                                 |  |  |  |
| REDI M                                                                               | EQU           | \$08                                                                       |  |  |  |
| AISI_M                                                                               | EQU           | \$04                                                                       |  |  |  |
| ; *** 68HC11 ME                                                                      | MORY CC       | NSTANTS ***                                                                |  |  |  |
| FRAME                                                                                | EQU           | \$00 ; Local copy of offset reg 24                                         |  |  |  |
| STATUS                                                                               | EQU           | \$01 ; Local copy of offset reg 26                                         |  |  |  |
| CMFACT                                                                               | EQU           | \$02 ; Local copy of offset reg 21                                         |  |  |  |
| STATE                                                                                | EQU           | \$04 ; Current trans. state                                                |  |  |  |
| TIMERA<br>T2                                                                         | EQU           | \$05 ; Boolean - I if timer has expired                                    |  |  |  |
| IS<br>FSTATE                                                                         | EQU           | \$00 / 15 as delined in PM951034<br>\$07 ; Current ESTATE                  |  |  |  |
| UPH                                                                                  | EOU           | \$08 ; USER PH                                                             |  |  |  |
| UMPH                                                                                 | EQU           | \$09 ; USER MPH                                                            |  |  |  |
| INT_STAT                                                                             | EQU           | <pre>\$0A ; Local copy of offset reg 25H</pre>                             |  |  |  |
| ALARM_STAT<br>LOS                                                                    | EQU<br>EOU    | \$0B ; Local copy of offset reg 27H<br>\$0C ; Local copy of offset reg 12H |  |  |  |
| ; *** EQUAD Con                                                                      | stants        | ***                                                                        |  |  |  |
|                                                                                      | FOI           | \$CO3C : Register with info on guadrant that interrupted                   |  |  |  |
| PORTA                                                                                | EOU           | \$B000 ; PORT A DATA                                                       |  |  |  |
| INT                                                                                  | EQU           | \$08 ; EQUAD interrupt indication offset                                   |  |  |  |
| FSII                                                                                 | EQU           | \$24 ; FRMR framing status interrupt indication offset                     |  |  |  |
| FSTAT                                                                                | EQU           | \$26 ; FRMR framing status offset                                          |  |  |  |
| FMMOD                                                                                | EQU           | \$21 ; FRMR maintenance mode options offset                                |  |  |  |
| TADC                                                                                 | EQU           | \$45 ; TRAN Transmit alarm/diag control offset                             |  |  |  |
| FRMR_ALARM_INI                                                                       | EQU<br>FOII   | \$25 / FRMR alarm status offset                                            |  |  |  |
| CDRC                                                                                 | EÕU           | \$12 ; CDRC interrupt status offset                                        |  |  |  |
| TRANC                                                                                | EQŨ           | \$44 ; TRAN Configuration offset                                           |  |  |  |
| ; MEMORY CONSTA                                                                      | NTS           |                                                                            |  |  |  |
|                                                                                      | ORG           | \$88                                                                       |  |  |  |
| EQUAD_OFFSET                                                                         | RMB           | 2                                                                          |  |  |  |
| MEM_OFFSET                                                                           | RMB           | 2                                                                          |  |  |  |
| QUAD                                                                                 | RMB           | 1                                                                          |  |  |  |
| ; *** The code                                                                       | starts        | here                                                                       |  |  |  |
| ORG                                                                                  | \$0000        | ; set start of code (relative to ROM addr space)                           |  |  |  |
| ; *** GET QUADRANT ***                                                               |               |                                                                            |  |  |  |
| LDAA                                                                                 | QUADI         | ; load the quadrant interrupt register                                     |  |  |  |
| STAA                                                                                 | QUAD          | ; save it to ram                                                           |  |  |  |
| LDAA                                                                                 | QUAD          | ; load the quadrant interrupt status                                       |  |  |  |
| ANDA                                                                                 | #\$10         | ; check if quadrant 0 interrupted                                          |  |  |  |
| BNE                                                                                  | QUADO         | ; go to quadrant U initializations                                         |  |  |  |
|                                                                                      | UUAD<br>#\$20 | , road the quadrant interrupt status                                       |  |  |  |
| BNE                                                                                  | OUAD1         | ; go to guadrant 1 initializations                                         |  |  |  |
| LDAA                                                                                 | QUAD          | ; load the quadrant interrupt status                                       |  |  |  |
| ANDA                                                                                 | #\$40         | ; check if quadrant 2 interrupted                                          |  |  |  |
| BNE                                                                                  | QUAD2         | ; go to quadrant 2 initializations                                         |  |  |  |
| LDAA                                                                                 | QUAD          | ; load the quadrant interrupt status                                       |  |  |  |
| ANDA                                                                                 | #\$80         | ; cneck 11 quadrant 3 interrupted                                          |  |  |  |
| RTS                                                                                  | QUADS         | , 30 to quadrant 5 initializations                                         |  |  |  |
|                                                                                      |               |                                                                            |  |  |  |



# PM6344 EQUAD

| PMC-97 | 0239                              | ISSUE 2                                                                                                                                           | QUADRUPLE E1 FRAMER |
|--------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| QUAD0  | LDD<br>STD<br>LDD                 | #\$C000<br>EQUAD_OFFSET<br>#\$1B00 ; set up offsets for quadrant 0                                                                                |                     |
| QUAD1  | STD<br>BRA<br>LDD                 | MEM_OFFSET<br>CHKLOS<br>#\$C080                                                                                                                   |                     |
|        | STD<br>LDD<br>STD<br>BRA          | EQUAD_OFFSET<br>#\$1B10 ; set up offsets for quadrant 1<br>MEM_OFFSET<br>CHKLOS                                                                   |                     |
| QUAD2  | LDD<br>STD<br>LDD<br>STD<br>BRA   | #\$C100<br>EQUAD_OFFSET<br>#\$1B20 ; set up offsets for quadrant 2<br>MEM_OFFSET<br>CHKLOS                                                        |                     |
| QUAD3  | LDD<br>STD<br>LDD<br>STD          | #\$C180<br>EQUAD_OFFSET<br>#\$1B30 ; set up offsets for quadrant 3<br>MEM_OFFSET                                                                  |                     |
| ; ***  | CHECK FO                          | DR LOS INTERRUPT ***                                                                                                                              |                     |
| CHKLOS | S LDX<br>LDAA<br>LDX              | EQUAD_OFFSET<br>CDRC,X ; get reg 12<br>MEM_OFFSET                                                                                                 |                     |
|        | STAA<br>LDAA<br>ANDA<br>EORA      | LOS,X ; save it<br>LOS,X<br>#\$40<br>#\$40                                                                                                        |                     |
|        | BNE<br>LDAA<br>ANDA               | FRMR ; LOSI was 0, start code<br>LOS,X ; LOSI was 1, check LOS<br>#\$01                                                                           |                     |
|        | EORA<br>BNE<br>LDAA<br>STAA       | #\$01<br>EXIT ; LOS was 0, leave<br>#\$01 ; LOS was 1<br>STATE,X ; set STATE to 1                                                                 |                     |
|        | LDX<br>LDAA<br>STAA<br>CLRA       | EQUAD_OFFSET<br>#\$08<br>TADC,X ; RAI                                                                                                             |                     |
| EXIT   | STAA<br>RTS                       | PORTA ; LED ON                                                                                                                                    |                     |
| ; ***  | CHECK FO                          | DR FRMR INTERRUPT ***                                                                                                                             |                     |
| FRMR   | LDX<br>LDAA<br>ANDA<br>BNE<br>RTS | EQUAD_OFFSET<br>INT,X ; load the interrupt indication status<br>#\$20 ; check for FRMR interrupts<br>MAIN ; start code if valid<br>; if not leave |                     |
| ; ***  | START M                           | AIN CODE HERE ***                                                                                                                                 |                     |
| ; ***  | PART 1 7                          | TRANSIENT STATES MATRIX ***                                                                                                                       |                     |
| MAIN   | LDX                               | EQUAD_OFFSET                                                                                                                                      |                     |
|        | LDAA<br>ANDA<br>LDX               | FMMOD,X ; get OFFSET reg 21<br>#\$02 ; mask off unused bits<br>MEM_OFFSET                                                                         |                     |
|        | LDX<br>LDAA<br>LDX                | EQUAD_OFFSET<br>FSTAT,X ; get OFFSET reg 26<br>MEM_OFFSET                                                                                         |                     |
|        | STAA<br>LDX<br>LDAA<br>LDX        | STATUS,X ; save it<br>EQUAD_OFFSET<br>FSII,X ; get OFFSET reg 24<br>MEM OFFSET                                                                    |                     |
|        | STAA<br>ANDA                      | FRAME,X ; save it<br>#\$40                                                                                                                        |                     |



# PM6344 EQUAD

QUADRUPLE E1 FRAMER

PMC-970239 ISSUE 2 EORA #\$40 OOCMET ; OOFI was 0, check OOCMFI BNE STATUS,X ; OOFI was 1, check OOF T.DAA ANDA #\$40 EORA #\$40 ; OOF was 0, this is event 2 BNE EVENT2 CMFACT,X ; OOF was 1, check CMFACT LDAA BEQ EVENT1 ; CMFACT was 0, this is event 1 TIMERX,X ; CMFACT was 1 LDAA BNE event4 ; if timer has expired go to event 4 LDAA Т3,Χ ; otherwise increment INCA STAA т3,Х ; and store CMPA #\$25 ; compare to 25H EVENT5 BLS ; if timer has not reached 25H, go to event 5 LDAA #\$01 STAA TIMERX,X ; if it has, set TIMERX and move on ; continue with event 4 stuff EVENT4 LDAB #\$04 ; find out which state BRA WHST OOCMFI LDAA FRAME, X ; another look at reg 24 ANDA #\$10 EORA #\$10 EVENT0 ; OOCMFI is 0 therefore no interrupt EVENT3 ; OOCMFI is 1 go to event 3 BNE BRA #\$01 EVENT1 LDAB BRA WHST ; find out which state EVENT2 LDAB #\$02 BRA WHST ; find out which state EVENT5 LDAB #\$05 BRA ; find out which state WHST event0 CLRB ; OOCMF is 1, this is event 0 (impossible event) NOINT BRA STATES1 ; no interrupt, so go to STATES EVENT3 LDAB #\$03 LDAA STATE,X ; get the current state WHST EORA #\$01 ; if nonzero, then this must be 1 BEO S1 LDAA STATE,X ; reload current state EORA #\$02 BEO S2 ; if nonzero, then this must be 2 STATE,X ; reload current state T.DAA EORA #\$03 ; if nonzero, then this must be 3 BEO 53 STATE,X ; reload current state T.DAA EORA #\$04 BEQ s4 ; if nonzero, then this must be 4 ; must be state 5 S5 TBA ; copy event to acca EORA #\$02 BNE NOINT ; if event 2 has not occurred, take no action

LDX EQUAD\_OFFSET CLRA STAA TADC,X ; NO RAI MEM\_OFFSET LDX LDAA #\$80 STAA PORTA ; LED OFF LDAA #\$02 STAA STATE,X ; set state to 2 BRA STATES1 ; go to STATES ; copy event to acca S1 TBA EORA #\$02 ; if event 2 has not occurred, go to STATES BNE NOINT CLRA ТЗ.Χ STAA ; clear T3 ; timer is not expired STAA TIMERX,X EQUAD\_OFFSET LDX CLRA STAA TADC,X ; NO RAI MEM\_OFFSET LDX LDAA #\$80



# PM6344 EQUAD

|   | PMC-9702 | 239          | ISSUE 2                                            | QUADRUPLE E1 FRAMER |
|---|----------|--------------|----------------------------------------------------|---------------------|
| ı |          |              |                                                    |                     |
|   |          | STAA<br>LDAA | PORTA ; LED OFF<br>#\$02                           |                     |
|   |          | STAA         | STATE,X ; set state to 2                           |                     |
|   | STATEST  | BRA          | STATES2 ; go to STATES                             |                     |
|   | S2       | TBA          | ; copy event to acca                               |                     |
|   |          | BNE          | NOTS2E1 , evence;                                  |                     |
|   |          | LDX          | EQUAD_OFFSET                                       |                     |
|   |          | LDAA<br>STAA | #\$08<br>TADC.X ; RAI                              |                     |
|   |          | LDAA         | FSTAT,X                                            |                     |
|   |          | ANDA         | #ŞFD ; CLEAR 8MSDIS<br>FSTAT.X                     |                     |
|   |          | LDAA         | TRANC,X ; DON'T force E bits to ONE                |                     |
|   |          | ANDA         | #\$FB<br>TRANC Y                                   |                     |
|   |          | LDX          | MEM_OFFSET                                         |                     |
|   |          | CLRA         |                                                    |                     |
|   |          | LDAA         | #\$01                                              |                     |
|   |          | STAA         | STATE,X ; set state to 1                           |                     |
|   |          | DRA          | SIAIESZ / GO CO SIAIES                             |                     |
|   | S3       | BRA          | REALS3 ; BRANCH TO FAR                             |                     |
|   | NOTS2E1  | TBA          |                                                    |                     |
|   |          | EORA         | #\$03<br>NOTS2E3                                   |                     |
|   |          | LDX          | EQUAD_OFFSET                                       |                     |
|   |          | LDAA<br>STAA | #\$00<br>Tada x : No rat                           |                     |
|   |          | LDX          | MEM_OFFSET                                         |                     |
|   |          | LDAA<br>STAA | #\$80<br>DORTA : LED OFF                           |                     |
|   |          | LDAA         | #\$03                                              |                     |
|   |          | STAA<br>BRA  | STATE,X ; set state to 3<br>STATES2 ; go to STATES |                     |
|   | C 4      | גםם          |                                                    |                     |
|   | 54       | DRA          | STA / BRANCH TOU FAR                               |                     |
|   | NOTS2E3  | TBA          | #\$04                                              |                     |
|   |          | BNE          | NOTS2E4                                            |                     |
|   |          | LDX          | EQUAD_OFFSET<br>#\$08                              |                     |
|   |          | STAA         | TADC,X ; RAI                                       |                     |
|   |          | LDAA         | FSTAT,X                                            |                     |
|   |          | STAA         | FSTAT,X                                            |                     |
|   |          | LDAA         | TRANC,X ; force E bits to ONE                      |                     |
|   |          | STAA         | TRANC, X                                           |                     |
|   |          | LDX          | MEM_OFFSET                                         |                     |
|   |          | STAA         | PORTA ; LED ON                                     |                     |
|   |          | LDAA         | #\$04<br>STATE X is not state to 4                 |                     |
|   | STATES2  | BRA          | STATES3 ; go to STATES                             |                     |
|   | NOTS2E4  | TBA          |                                                    |                     |
|   |          | EORA         | #\$05                                              |                     |
|   |          | BNE<br>LDX   | LEAVE1<br>EOUAD OFFSET                             |                     |
|   |          | LDAA         | #\$08                                              |                     |
|   |          | STAA<br>LDX  | TADC,X ; RAI<br>MEM OFFSET                         |                     |
|   |          | CLRA         |                                                    |                     |
|   |          | STAA<br>LDAA | PORTA ; LED ON<br>#\$05                            |                     |
|   |          | STAA         | STATE,X ; set state to 5                           |                     |
|   | LEAVE1   | BRA          | STATES3 ; go to STATES                             |                     |
|   | REALS3   | TBA          | ; copy event to acca                               |                     |
|   |          | EORA<br>BNE  | #\$U1 ; eventl?<br>LEAVE                           |                     |
| 1 |          |              | -                                                  |                     |



# PM6344 EQUAD

#### PMC-970239

ISSUE 2

#### QUADRUPLE E1 FRAMER

| LDX          | EQUAD_OFFSET             |                                             |
|--------------|--------------------------|---------------------------------------------|
| LDAA         |                          |                                             |
| LDAA         | FSTAT,X                  |                                             |
| ANDA         | #\$FD ; CLEAR            | 8MSDIS                                      |
| STAA         | FSTAT,X                  | fours I bits to ONE                         |
|              | TRANC, X ; DON'T<br>#SFB | IORCE E DITS TO UNE                         |
| STAA         | TRANC, X                 |                                             |
| LDX          | MEM_OFFSET               |                                             |
| CLRA         |                          |                                             |
| STAA         | PORTA ; LED O            | N                                           |
| STAA         | STATE,X ; set s          | tate to 1                                   |
| BRA          | STATES ; go to           | STATES                                      |
| STATES3 BRA  | STATES ; go to           | D STATES                                    |
| S4A TBA      | ; copy eve               | ent to acca                                 |
| EORA         | #\$03 ; event            | 3?                                          |
| BNE          | NOTS4E3                  |                                             |
| LDX          | EQUAD_OFFSET<br>: FVFNT  | 3 occurred                                  |
| STAA         | TADC,X ; NO RA           | I                                           |
| LDAA         | FSTAT,X                  |                                             |
| ANDA         | #\$FD ; CLEAR            | 8MSDIS                                      |
| STAA         | FSTAT,X                  | forma E bita to ONE                         |
| ANDA         | #SFB                     | TOLCE E DIUS CO ONE                         |
| STAA         | TRANC, X                 |                                             |
| LDX          | MEM_OFFSET               |                                             |
| LDAA         |                          | rr.                                         |
| LDAA         | #\$03                    | F F                                         |
| STAA         | STATE,X ; set s          | tate to 3                                   |
| RTS          | STATES ; go to           | STATES                                      |
| NOTS4E3 TBA  | ; 2007                   | v event to acca                             |
| EORA         | #\$01 ; event            | 1?                                          |
| BNE          | LEAVE                    |                                             |
| LDX          | EQUAD_OFFSET             | agurrad                                     |
| STAA         | TADC,X ; RAI             | loccurred                                   |
| LDAA         | FSTAT,X                  |                                             |
| ANDA         | #\$FD ; CLEAR            | 8MSDIS                                      |
| STAA         | FSTAT,X                  | forgo E bita to ONE                         |
| ANDA         | #\$FB                    | IOICE E DIUS CO ONE                         |
| STAA         | TRANC, X                 |                                             |
| LDX          | MEM_OFFSET               |                                             |
| CLRA         |                          | N                                           |
| LDAA         | #\$01                    | 1                                           |
| STAA         | STATE,X ; set s          | tate to 1                                   |
| LEAVE RTS    | STATES ; go to           | 5 STATES                                    |
| ; *** PART 2 | STATES MATRIX ***        |                                             |
| STATES LDX   | EQUAD_OFFSET             | ; LOAD QUADRANT OFFSET                      |
| LDAA         | FRMR_ALARM_STAT,X        | ; LOAD ALARM STATUS                         |
| LDX<br>STAA  | ALARM STAT X             | ; LOAD MEMORY OFFSEI<br>; SAVE ALARM STATUS |
| LDX          | EQUAD_OFFSET             | ; LOAD QUADRANT OFFSET                      |
| LDAA         | FRMR_ALARM_INT,X         | ; LOAD INTERRUPT STATUS                     |
| LDX          | MEM_OFFSET               | ; LOAD MEMORY OFFSET                        |
| LDAA         | INT STAT,X               | , SAVE INIERRUPI SIAIUS                     |
| ANDA         | #AISI_M                  | ; CHECK IF AISI IS SET                      |
| BNE          | AISI                     |                                             |
| LDAA         | INT_STAT,X               | · CUPCY IF DENT IC CPM                      |
| BNE          | REDI_M                   | ' CUECY IL VEDI IO SEI                      |
| LDAA         | INT_STAT,X               |                                             |
| ANDA         | #RRAI_M                  | ; CHECK IF RRAI IS SET                      |
| BNF,<br>BNF, | KKATTT                   | ; IF NONE OF THE AROUF LEAVE                |
| 1010         |                          | 1 HOLE OF THE RECVE, DEAVE                  |



# PM6344 EQUAD

#### PMC-970239

ISSUE 2

|--|

| AISI   | LDAA<br>ANDA<br>BNE         | ALARM_STAT,2<br>#\$04<br>AIS_1        | x<br>; | CHECK IF AIS IS SET |
|--------|-----------------------------|---------------------------------------|--------|---------------------|
| AIS_0  | LDAA<br>ANDA<br>BNE<br>RTS  | FSTATE,X<br>#F4<br>AIS_F4             | ;      | CHECK FOR FSTATE4   |
| AIS_F4 | LDAA<br>STAA<br>LDAA        | #\$02<br>UMPH,X<br>#F3                | ;      | USER MPH-EI 2       |
|        | STAA<br>BRA                 | FSTATE,X<br>REDI                      | ;      | CHANGE TO FSTATE3   |
| AIS_1  | LDAA<br>ANDA<br>BNE         | FSTATE,X<br>#F1<br>ats f1             | ;      | CHECK FOR FSTATE 1  |
|        | LDAA<br>ANDA<br>BNE         | FSTATE,X<br>#F2<br>AIS F2             | ;      | CHECK FOR FSTATE 2  |
|        | LDAA<br>ANDA<br>BNE         | FSTATE,X<br>#F3<br>AIS F3             | ;      | CHECK FOR FSTATE 3  |
|        | LDAA<br>ANDA<br>BNE<br>RTS  | FSTATE,X<br>#F5<br>AIS_F5             | ;      | CHECK FOR FSTATE 5  |
| AIS_F1 | LDAA<br>STAA                | #\$01<br>UPH,X                        | ;      | USER PH-DI          |
|        | LDAA<br>STAA                | #\$03<br>UMPH,X                       | ;      | USER MPH-EI 3       |
|        | LDAA<br>STAA<br>RTS         | #F4<br>FSTATE,X                       | ;      | CHANGE TO FSTATE4   |
| AIS_F2 | LDAA<br>STAA                | #\$03<br>UMPH,X                       | ;      | USER MPH-EI 3       |
|        | LDAA<br>STAA<br>RTS         | #F4<br>FSTATE,X                       | ;      | CHANGE TO FSTATE4   |
| AIS_F3 | LDAA<br>STAA                | #\$03<br>UMPH,X                       | ;      | USER MPH-EI 3       |
|        | LDAA<br>STAA<br>RTS         | #F4<br>FSTATE,X                       | ;      | CHANGE TO FSTATE4   |
| AIS_F5 | LDAA<br>STAA                | #\$03<br>UMPH,X<br>#F4                | ;      | USER MPH-EI 3       |
|        | STAA<br>RTS                 | FSTATE,X                              | ;      | CHANGE TO FSTATE4   |
| RRAI_1 | BRA                         | RRAI_2                                |        |                     |
| REDI   | LDAA<br>ANDA<br>BNE         | ALARM_STAT,2<br>#\$08<br>RED_1        | x<br>; | CHECK IF RED IS SET |
| RED_0  | LDAA<br>ANDA<br>BNE         | FSTATE,X<br>#F3<br>RED_F3             | ;      | CHECK FOR FSTATE3   |
|        | LDAA<br>ANDA<br>BNE<br>RTS  | FSTATE,X<br>#F4<br>RED_F4             | ;      | CHECK FOR FSTATE4   |
| red_1  | LDAA<br>ANDA<br>BNE         | FSTATE,X<br>#F1<br>RED_F1             | ;      | CHECK FOR FSTATE1   |
|        | LDAA<br>ANDA<br>BNE<br>LDAA | FSTATE,X<br>#F2<br>RED_F2<br>FSTATE,X | ;      | CHECK FOR FSTATE2   |
|        |                             |                                       |        |                     |



# PM6344 EQUAD

| PMC-970       | 239                                                                      |                                                                                                   | ISSUE 2                                                                          | QUADRUPLE E1 FRAMER |
|---------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|
|               | ANDA<br>BNE<br>RTS                                                       | #F5<br>RED_F5                                                                                     | ; CHECK FOR FSTATE5                                                              |                     |
| RED_F1        | LDAA<br>STAA<br>LDAA<br>STAA<br>LDAA<br>STAA<br>RTS                      | #\$01<br>UPH,X<br>#\$02<br>UMPH,X<br>#F3<br>FSTATE,X                                              | ; USER PH-DI<br>; USER MPH-EI 2<br>; CHANGE TO FSTATE3                           |                     |
| RED_F2        | LDAA<br>STAA<br>LDAA<br>STAA<br>RTS                                      | #\$02<br>UMPH,X<br>#F3<br>FSTATE,X                                                                | ; USER MPH-EI 2<br>; CHANGE TO FSTATE3                                           |                     |
| RED_F5        | LDAA<br>STAA<br>LDAA<br>STAA<br>RTS                                      | #\$02<br>UMPH,X<br>#F3<br>FSTATE,X                                                                | ; USER MPH-EI 2<br>; CHANGE TO FSTATE3                                           |                     |
| RRAI_2        | BRA                                                                      | RRAI                                                                                              |                                                                                  |                     |
| RED_F3        | LDAA<br>STAA<br>LDAA<br>STAA<br>LDAA<br>STAA<br>BRA                      | #\$00<br>UPH,X<br>#\$00<br>UMPH,X<br>#F1<br>FSTATE,X<br>RRAI                                      | ; USER PH-AI<br>; USER MPH-AI<br>; CHANGE TO FSTATE1                             |                     |
| RED_F4        | LDAA<br>STAA<br>LDAA<br>STAA<br>LDAA<br>STAA<br>BRA                      | #\$00<br>UPH,X<br>#\$00<br>UMPH,X<br>#F1<br>FSTATE,X<br>RRAI                                      | ; USER PH-AI<br>; USER MPH-AI<br>; CHANGE TO FSTATE1                             |                     |
| RRAI<br>RRA_0 | LDAA<br>ANDA<br>BNE<br>LDAA<br>ANDA<br>BNE<br>LDAA<br>ANDA<br>BNE<br>RTS | ALARM_STAT,<br>#\$80<br>RRA_1<br>FSTATE,X<br>#F2<br>RRA_F2<br>FSTATE,X<br>#F5<br>RRA_F5<br>RRA_F5 | X<br>; CHECK IF RRA BIT IS SET<br>; CHECK IF IN FSTATE2<br>; CHECK IF IN FSTATE5 |                     |
| RRA_1         | LDAA<br>ANDA<br>BNE<br>RTS                                               | FSTATE,X<br>#F1<br>RRA_F1                                                                         | ; CHECK IF IN FSTATE1                                                            |                     |
| RRA_F1        | LDAA<br>STAA<br>LDAA<br>STAA<br>LDAA<br>STAA<br>RTS                      | #\$01<br>UPH,X<br>#\$01<br>UMPH,X<br>#F2<br>FSTATE,X                                              | ; USER PH-DI<br>; USER MPH-EI 2<br>; CHANGE TO FSTATE2                           |                     |
| RRA_F2        | LDAA<br>STAA<br>LDAA<br>STAA<br>LDAA<br>STAA<br>RTS                      | #\$00<br>UPH,X<br>#\$00<br>UMPH,X<br>#F1<br>FSTATE,X                                              | ; USER PH-AI<br>; USER MPH-AI<br>; CHANGE TO FSTATE1                             |                     |
| RRA_F5        | LDAA                                                                     | #\$00                                                                                             |                                                                                  |                     |



# PM6344 EQUAD

| I |              |                |               |                     |
|---|--------------|----------------|---------------|---------------------|
|   | PMC-970239   |                | ISSUE 2       | QUADRUPLE E1 FRAMER |
|   |              |                |               |                     |
|   | STAA<br>LDAA | UPH,X<br>#\$00 | ; USER PH-AI  |                     |
|   | STAA<br>LDAA | UMPH,X<br>#F1  | ; USER MPH-AI |                     |

| LUAA | πr. Τ    |   |        |    |         |
|------|----------|---|--------|----|---------|
| STAA | FSTATE,X | ; | CHANGE | то | FSTATE1 |
| RTS  |          |   |        |    |         |

; \*\*\* END OF SOURCE \*\*\*

PMC-Sierra, Inc.

PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

# APPENDIX B EXPLANATION OF SOFTWARE RESPONSE TO C.4.3 (TBR 004 B.5.2)

This section explains how the software routine in Appendix A responds to the ETS 300 011 C.4.3 test stimulus. It describes each step of the test in terms of stimulus, explanation of stimulus, expected response, and explanation of response. Each step corresponds to a line in the C.4.3 stimulus description.

The following table corresponds the naming of the State Table parameters with the variables in the C code pertaining to Appendices B, C, and D.

| State<br>Table<br>Variable | EQUAD_<br>SR.C<br>Variable |  |  |
|----------------------------|----------------------------|--|--|
| MSDIS8                     | MSDIS8                     |  |  |
| CMFACT                     | CMFACT                     |  |  |
| E1                         | EVENT1                     |  |  |
| E2                         | EVENT2                     |  |  |
| E3                         | EVENT3                     |  |  |
| E4                         | EVENT4                     |  |  |
| E5                         | EVENT5                     |  |  |
|                            |                            |  |  |
|                            |                            |  |  |
|                            |                            |  |  |
| FALSE                      | FALSE                      |  |  |
| NOF                        | NOF                        |  |  |
| OOCMF                      | OOCMF                      |  |  |
|                            |                            |  |  |

### Table 5. Correspondence Between States Table and C Code

| State<br>Table<br>Variable | EQUAD_<br>SR.C<br>Variable |  |  |
|----------------------------|----------------------------|--|--|
| OOCMFI                     | OOCMFI                     |  |  |
| OOF                        | OOFI                       |  |  |
| RAI                        | RAI                        |  |  |
| S1                         | STATE1                     |  |  |
| S2                         | STATE2                     |  |  |
| S3                         | STATE3                     |  |  |
| S4                         | STATE4                     |  |  |
| S5                         | STATE5                     |  |  |
|                            |                            |  |  |
| Т3                         | timer_count                |  |  |
| TRUE                       | TRUE                       |  |  |



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

It is assumed that the EQUAD is initially in STATE1.

1) <u>Stimulus</u>:

BIT2=1, FAS #

Explanation of Stimulus:

This stimulus should be sufficient for the IUT to find basic FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

The EQUAD will then find MFAS alignment. It will interrupt with the status indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3 Assert NOF

2) <u>Stimulus</u>:

BIT 2=1, /FAS



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Explanation of Stimulus:

This stimulus consists of a single corrupted FAS.

This stimulus stresses the IUTs ability to stay in basic FAS alignment, since this stimulus should not be sufficient to cause loss of FAS alignment (three consecutive corrupted FASs are necessary to lose FAS alignment).

### Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

3) <u>Stimulus</u>:

BIT2=1, FAS #

Explanation of Stimulus:

This stimulus should keep the IUT in FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

4) <u>Stimulus</u>:

BIT 2=1, /FAS, BIT2=1, /FAS

Explanation of Stimulus:

This stimulus consists of two consecutive corrupted FASs. This stimulus stresses the IUTs ability to stay in basic FAS alignment, since this stimulus should not be sufficient to cause loss of FAS alignment (three consecutive corrupted FASs are necessary to lose FAS alignment).





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

5) <u>Stimulus</u>:

BIT2=1, FAS #

Explanation of Stimulus:

This stimulus should keep the IUT in FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

6) <u>Stimulus</u>:

BIT 2=1, /FAS, BIT2=1, /FAS, BIT2=1, /FAS

Explanation of Stimulus:

This stimulus consists of three consecutive corrupted FASs. This stimulus stresses the IUTs ability to detect loss of FAS alignment. This stimulus should be sufficient to cause loss of FAS alignment.

Expected Response:

RAI

Explanation of Response:

The EQUAD will lose FAS alignment. It will interrupt with the status indicating: OOFI=1



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

OOF=1 CMFACT=0

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI

7) <u>Stimulus</u>:

BIT2=1, FAS, BIT2=1, FAS #

Explanation of Stimulus:

This stimulus checks the IUT's ability to find FAS alignment. This should be sufficient to find FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

The EQUAD will then find MFAS alignment. It will interrupt with the status indicating:

OOFI=0 OOCMFI=1 OOCMF=0



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3 Assert NOF

8) <u>Stimulus</u>:

BIT 2=1, /FAS, BIT2=1, /FAS, BIT2=1, /FAS

Explanation of Stimulus:

This stimulus consists of three consecutive corrupted FASs. This stimulus stresses the IUTs ability to detect loss of FAS alignment. This stimulus should be sufficient to cause loss of FAS alignment.

Expected Response:

RAI

Explanation of Response:

The EQUAD will lose FAS alignment. It will interrupt with the status indicating:

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI

9) <u>Stimulus</u>:

BIT2=1, FAS, BIT2=1, /FAS #

Explanation of Stimulus:



PM6344 EQUAD

PMC-970239

**APPLICATION NOTE** 

QUADRUPLE E1 FRAMER

This stimulus stresses the IUT's algorithm for finding FAS alignment. This stimulus should not be sufficient to find FAS alignment, since two consecutive correct FASs are required.

Expected Response:

RAI

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

ISSUE 2

10) <u>Stimulus</u>:

BIT 2=1, FAS

Explanation of Stimulus:

This stimulus consists of a single correct FAS. This stimulus stresses the IUTs ability to find FAS alignment. This stimulus should not be sufficient to find FAS alignment.

Expected Response:

RAI

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

11) <u>Stimulus</u>:

BIT2=0, FAS #

Explanation of Stimulus:

This stimulus stresses the IUT's algorithm for finding FAS alignment. This stimulus should not be sufficient to find FAS alignment, since two consecutive correct FASs are required with BIT2=1 in-between.

Expected Response:



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

RAI

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

12) <u>Stimulus</u>:

BIT 2=1, FAS #

Explanation of Stimulus:

This stimulus stresses the IUTs ability to find FAS alignment. This stimulus should be sufficient to find FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

The EQUAD will then find MFAS alignment. It will interrupt with the status indicating:

```
OOFI=0
OOCMFI=1
OOCMF=0
```

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Move to STATE3 Assert NOF

13) <u>Stimulus</u>:

BIT2=0, FAS, BIT2=1, FAS, BIT2=1, FAS #

Explanation of Stimulus:

This stimulus consists of single BIT2=0. This stimulus stresses the IUT's algorithm for losing FAS alignment. This stimulus should not be sufficient to lose FAS alignment, since three consecutive BIT2=0 are required.

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

14) <u>Stimulus</u>:

BIT2=0, FAS, BIT2=0, FAS, BIT2=1, FAS #

Explanation of Stimulus:

This stimulus consists of two consecutive BIT2=0. This stimulus stresses the IUT's algorithm for losing FAS alignment. This stimulus should not be sufficient to lose FAS alignment, since three consecutive BIT2=0 are required.

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

### 15) <u>Stimulus</u>:

BIT2=0, FAS, BIT2=0, FAS, BIT2=0, FAS #

### Explanation of Stimulus:

This stimulus consists of three consecutive BIT2=0. This stimulus stresses the IUT's algorithm for losing FAS alignment. This stimulus should be sufficient to lose FAS alignment.

### Expected Response:

RAI

Explanation of Response:

The EQUAD will lose FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=1 CMFACT=0

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI

16) <u>Stimulus</u>:

BIT 2=1, FAS #

Explanation of Stimulus:

This stimulus stresses the IUTs ability to find FAS alignment. This stimulus should be sufficient to find FAS alignment.

Expected Response:

NOF



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

The EQUAD will then find MFAS alignment. It will interrupt with the status indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3 Assert NOF

17) <u>Stimulus</u>:

BIT2=1 FRAMEB #

Explanation of Stimulus:

This stimulus consists of two consecutive frames with a mimic framing pattern in Timeslot 31. This stimulus stresses the IUT's robustness against mimic FASs. This stimulus should not be sufficient to change FAS alignment.

Expected Response:

NOF

Explanation of Response:


PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

The EQUAD will not interrupt during this stimulus.

18) <u>Stimulus</u>:

6 x FRAME C

# Explanation of Stimulus:

This stimulus consists of six repetitions of a two frame sequence where the FAS and BIT2 are corrupted in their current position, but another correct FAS and BIT2 are available in Timeslot 31. This stimulus stresses the IUTs ability to change FAS alignment. This stimulus should be sufficient to force a change of FAS alignment.

Expected Response:

RAI --> NOF

Explanation of Response:

The EQUAD will lose FAS alignment. It will interrupt with the status indicating:

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI

Second, the EQUAD will find FAS alignment (in what was previously Timeslot 31). It will interrupt with the status indicating:

#### OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Not find MFAS

19) <u>Stimulus</u>:

FRAME B # (For 4 to 8 ms)

Explanation of Stimulus:

This stimulus consists of two consecutive frames with a mimic framing pattern in Timeslot 31. This stimulus will keep the IUT aligned on Timeslot 31. However, since there is no MFAS present, a re-search for basic FAS alignment should be forced eventually because MFAS alignment cannot be found (as recommended in G.706 Section 4.2).

Expected Response:

RAI --> NOF (at least once)

Explanation of Response:

The EQUAD will be forced out FAS alignment by the circuitry trying to find MFAS alignment. It will interrupt with the status indicating:

This indicates EVENT5 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE5 Assert RAI

Second, the EQUAD will find FAS alignment (in one of the two FAS alignments present). It will interrupt with the status indicating:

This indicates EVENT2 has occurred and with the EQUAD at STATE5 the routine will:





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Move to STATE2 Assert NOF



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

# APPENDIX C EXPLANATION OF SOFTWARE RESPONSE TO C.4.4 (TBR 004 B.5.3)

This section explains how an implementation of the recommended Transient States Matrix (refer to Section 4.4.4) passes the ETS 300 011 (A1) C.4.4 test. It describes each step of the test in terms of stimulus, explanation of stimulus, expected response, and explanation of response. Each step corresponds to a line in the Amendment 1 C.4.4 stimulus description.

Assume the EQUAD is initially in STATE1

1) <u>Stimulus</u>:

FRAME B #

Explanation of Stimulus:

This is an undetermined length of time in which frames with a mimic FAS are sent in order to stress the IUT's ability to find FAS and MFAS in the presence of a mimic FAS.

Expected Response:

NOF

Explanation of Response:

The EQUAD will first find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

If the FAS alignment is correct the EQUAD will find MFAS alignment. It will interrupt with the status indicating:

OOFI=0 OOCMFI=1

| PMC | PMC-Sierra, Ind | c. |
|-----|-----------------|----|
|-----|-----------------|----|

PMC-970239

**APPLICATION NOTE** 

ISSUE 2

QUADRUPLE E1 FRAMER

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3 Assert NOF

If the FAS alignment was incorrect (i.e. aligned to a mimic) disregard the above EVENT3 and the then the EQUAD will force a reframe after 8ms. It will interrupt indicating:

OOFI=1 OOF=1 CMFACT=1 timer\_count not expired(i.e. timer\_expired=FALSE)

This indicates EVENT5 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE5 Assert RAI

Next, the EQUAD will find the correct FAS. It will interrupt indicating:

This indicates EVENT2 has occurred and with the EQUAD at STATE5 the routine will:

Move to STATE2 Assert NOF

The EQUAD will then find MFAS. It will interrupt indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Assert NOF

2) <u>Stimulus</u>:

/FAS, BIT2=1, /FAS, BIT2=1 /FAS, BIT2=1

# Explanation of Stimulus:

The E1 basic framing format (described in ITU-T G.704 Section 2.3.2) alternates between frames with Timeslot 0 containing the frame alignment signal (FAS frames) and frames containing Bit 2 of Timeslot 0 set to logic one (NFAS frames). This stimulus presents three consecutive FAS frames with corrupted FASs alternated with three consecutive uncorrupted NFAS frames.

As specified by ITU-T G.706 Section 4.1.1, basic "frame alignment will be assumed to have been lost when three consecutive incorrect frame alignment signals have been received." Therefore, this stimulus is meant to force the IUT out of FAS alignment.

Expected Response:

RAI

Explanation of Response:

The EQUAD will lose FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=1 CMFACT=0

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI

3) <u>Stimulus</u>:

MF A

Explanation of Stimulus:



ISSUE 2

PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

This is a correct CRC-4 multiframe. However, a single MF A is not sufficient to find MFAS alignment (see ITU-T G.706 Section 4.2).

Expected Response:

NOF

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF

4) <u>Stimulus</u>:

4 X MF B

Explanation of Stimulus:

This is four consecutive multiframes with incorrect MFASs. This is equivalent to 8 ms of incorrect MFAS. The point of this stimulus is to test the IUTs compliance with ITU-T G.706 Section 4.2 which states: "If multiframe alignment cannot be achieved within 8 ms, it should be assumed that frame alignment is due to a spurious frame alignment signal and a re-search for frame alignment should be initiated."

Expected Response:

NOF

# Explanation of Response:

The EQUAD will interrupt twice during this stimulus. First, after 8 ms of unsuccessfully trying to find MFAS alignment, the EQUAD will interrupt indicating:



PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

OOFI=1 OOF=1 CMFACT=1 timer\_count not expired

This indicates EVENT5 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE5 Assert RAI

Secondly, the EQUAD will interrupt again as soon as it finds FAS alignment, indicating:

### OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE5 the routine will:

Move to STATE2 Assert NOF

5) <u>Stimulus</u>:

MF A

Explanation of Stimulus:

This is a correct CRC-4 multiframe. However, a single MF A is not sufficient to find MFAS alignment (see ITU-T G.706 Section 4.2).

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

6) <u>Stimulus</u>:

37 X MF B



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

### Explanation of Stimulus:

This stimulus is 37 consecutive CRC-4 multiframes with incorrect MFASs. The point of this stimulus is to stress the lower bound (100 ms) specified for the timer, as given in ITU-T G.706 Section 4.2 Note 2.

By the end of this stimulus, 37+6=43 multiframes will have passed since the EQUAD began looking for MFAS alignment. Each CMF has a period of 2 ms, therefore 86 ms will have passed.

# Expected Response:

NOF, transition to RAI and back to NOF (depending on implementation)

# Explanation of Response:

The EQUAD will interrupt twice every 8 ms. Every 8 ms, the EQUAD will interrupt when the CMF hunt algorithm forces a re-search for FAS alignment, then, after a few FASs, the EQUAD will interrupt when it finds find FAS alignment.

After 8 ms of unsuccessfully trying to find MFAS alignment, the EQUAD will interrupt indicating:

This indicates EVENT5 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE5 Assert RAI

Secondly, the EQUAD will interrupt again as soon as it finds FAS alignment, indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE5 the routine will:



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Move to STATE2 Assert NOF

The result will be that every 8 ms, the IUT will assert RAI for about 500µs then deassert it for the duration of this stimulus.

7) <u>Stimulus</u>:

MF A, MF B, MF A, MF B, MF A, MF B

Explanation of Stimulus:

This is an alternation between correct and incorrect MFASs. As specified in ITU-T G.706 Section 4.2, this stimulus should be sufficient to find MFAS alignment.

Expected Response:

NOF

Explanation of Response:

Somewhere during this stimulus, the EQUAD will find MFAS alignment. At that time, it will interrupt indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE3 Assert NOF

The EQUAD will not interrupt again during this stimulus.

8) <u>Stimulus</u>:

MF B

Explanation of Stimulus:

This is a multiframe with incorrect MFAS.





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus

9) <u>Stimulus</u>:

# 251

Explanation of Stimulus:

The previous stimulus (MF B) is repeated at least 251 times. This is to stress the upper limit (500 ms) specified for the timer in ITU-T G.706 Section 4.2. 251 multiframes corresponds to 502 ms.

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus

10) <u>Stimulus</u>:

/FAS, BIT2=1, /FAS, BIT2=1 /FAS, BIT2=1

Explanation of Stimulus:

This stimulus presents three consecutive frames with corrupted FASs alternated with three consecutive uncorrupted NFAS frames.

As specified by ITU-T G.706 Section 4.1.1, basic "frame alignment will be assumed to have been lost when three consecutive incorrect frame alignment signals have been received." Therefore, this stimulus is meant to force the IUT out of FAS alignment.

Expected Response:



PM6344 EQUAD

PMC-970239

QUADRUPLE E1 FRAMER

RAI

Explanation of Response:

ISSUE 2

The EQUAD will lose FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=1 CMFACT=0

This indicates EVENT1 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE1 Assert RAI

11) <u>Stimulus</u>:

MF B

Explanation of Stimulus:

This is a single multiframe with a corrupted MFAS. The basic FAS in not corrupted however, so the framer should find FAS alignment.

Expected Response:

NOF

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count Assert NOF



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

12) <u>Stimulus</u>:

#250 MF B

### Explanation of Stimulus:

This is 251 consecutive CMFs sent with corrupted MFASs. The basic FAS is not corrupted.

This stimulus stresses the upper limit (500ms) specified for the timer in ITU-T G.706 Section 4.2. 251 multiframes corresponds to 502ms.

Expected Response:

NOF -> RAI -> NOF(at least once) then stable RAI

Explanation of Response:

The EQUAD will interrupt many times during this interrupt before the timer expires. The EQUAD will first interrupt indicating:

OOFI=1 OOF=1 CMFACT=1 timer\_count not expired(i.e. timer\_expired=FALSE)

This indicates EVENT5 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE5 Assert RAI

Next, the EQUAD will interrupt when it finds FAS alignment, indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE5 the routine will:

Move to STATE2 Assert NOF



PMC-970239

These last two interrupt responses will be repeated every 8ms until the timer expires. After the timer expires, the EQUAD will interrupt indicating:

OOFI=1 OOF=1 CMFACT=1 timer count has expired(i.e. timer expired=TRUE)

ISSUE 2

This indicates EVENT4 has occurred and with the EQUAD at STATE2 the routine will:

Move to STATE4 Assert RAI Set MSDIS8 bit

13) <u>Stimulus</u>:

MF A, 4 x MF B

Explanation of Stimulus:

This is one multiframe with a correct MFAS followed by four consecutive multiframes with corrupted MFASs.

This stimulus tests to see that the IUT does not prematurely declare MFAS alignment. A single correct MFAS should not be sufficient to find MFAS alignment.

### Expected Response:

RAI

Explanation of Response:

The EQUAD will not interrupt during this stimulus, so the response from the previous stimulus, RAI, will be maintained.

14) <u>Stimulus</u>:

MF A, 2 x MF B, MF A MF A, 2 x MF B, 2 x MF A

Explanation of Stimulus:

| APPLICATION NOTE |
|------------------|
|------------------|



PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

This stimulus should be sufficient for the IUT to find MFAS alignment. Since there are at least two correct MFASs present in each 8ms window, separated by an integral multiple of 2ms (as per the G.706 requirement). This stimulus causes the EQUAD to interrupt several times.

Expected Response:

NOF

Explanation of Response:

First is due to an errata the EQUAD will locate MFAS alignment based on the first MF A. The software should ignore the first MF A with proper FAS. The EQUAD will interrupt with the status indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE4 the routine will:

Go to state 3 Assert NOF

15) <u>Stimulus</u>:

MF B, MF A #

Explanation of Stimulus:

This stimulus consists of multiframes with alternating correct and corrupted MFASs, repeated indefinitely.

This stimulus stresses the IUTs ability to stay in MFAS alignment, since this stimulus should not be sufficient to cause loss of MFAS alignment

Expected Response:

NOF

Explanation of Response:

The EQUAD will not interrupt during this stimulus.



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

# APPENDIX D EXPLANATION OF SOFTWARE RESPONSE TO C.4.5 (TBR 004 B.4.2)

This section explains how an implementation of the recommended Transient States Matrix (refer to Section 4.4.4) passes the ETS 300 011 (A1) C.4.5 test. It describes each step of the test in terms of stimulus, explanation of stimulus, expected response, and explanation of response. Each step corresponds to a line in the Amendment 1 C.4.5 stimulus description.

Assume the EQUAD is initially in STATE1.

1) <u>Stimulus</u>:

SMF A

# Repeat more than 1 second

Explanation of Stimulus:

This is 1 second of sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:

NOF, No E bit set to zero.

Explanation of Response:

The EQUAD will find FAS alignment. It will interrupt with the status indicating:

OOFI=1 OOF=0

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count

The EQUAD will then find MFAS. It will interrupt indicating:

OOFI=0 OOCMFI=1 OOCMF=0

|  | MC-Sierra, Inc. |
|--|-----------------|
|--|-----------------|

| APPLICATION NOTE PM6344 |                                 |                                                     |
|-------------------------|---------------------------------|-----------------------------------------------------|
| PMC-9                   | -970239 ISSUE 2                 | QUADRUPLE E1 FRAMER                                 |
|                         | This indicates EVENT3 has will: | s occurred and with the EQUAD at STATE2 the routine |
|                         | Move to STATE3                  |                                                     |
| 2)                      | <u>Stimulus</u> :               |                                                     |
|                         | SMF B                           |                                                     |
|                         | Explanation of Stimulus:        |                                                     |
|                         | One sub-multiframe having       | incorrect generation of C1 to C4 bits.              |
|                         | Expected Response:              |                                                     |
|                         | One E bit set to zero.          |                                                     |
|                         | Explanation of Response:        |                                                     |
|                         | The EQUAD will not interru      | pt during this stimulus.                            |
| 3)                      | <u>Stimulus</u> :               |                                                     |
|                         | SMF A<br>#                      |                                                     |
|                         | Explanation of Stimulus:        |                                                     |
|                         | Continuous sub-multiframe       | s having correct generation of C1 to C4 bits.       |
|                         | Expected Response:              |                                                     |
|                         | No E bit set to zero.           |                                                     |
|                         | Explanation of Response:        |                                                     |
|                         | The EQUAD will not interru      | pt during this stimulus.                            |
| 4)                      | <u>Stimulus</u> :               |                                                     |
|                         | SMF B, SMF, B                   |                                                     |
|                         | Explanation of Stimulus:        |                                                     |



PM6344 EQUAD

PMC-970239

Two consecutive sub-multiframes having incorrect generation of C1 to C4 bits.

Expected Response:

Two contiguous E bits set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

ISSUE 2

5) <u>Stimulus</u>:

SMF A # Repeated more than 1 second

Explanation of Stimulus:

This is 1 second of sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:

No E bit set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

6) <u>Stimulus</u>:

914 X SMF B

Explanation of Stimulus:

914 consecutive sub-multiframes having incorrect generation of C1 to C4 bits.

Expected Response:

914 contiguous E bits set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

7) <u>Stimulus</u>:

86 X SMF A

Explanation of Stimulus:

86 consecutive sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:

86 contiguous E bits set to ONE.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

8) <u>Stimulus</u>:

914 X SMF B

Explanation of Stimulus:

914 consecutive sub-multiframes having incorrect generation of C1 to C4 bits.

Expected Response:

914 contiguous E bits set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

9) <u>Stimulus</u>:

SMF A

# Repeated more than 1 second

### Explanation of Stimulus:

This is 1 second of sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

No E bit set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

10) <u>Stimulus</u>:

915 X SMF B

Explanation of Stimulus:

915 continuous sub-multiframes having incorrect generation of C1 to C4 bits.

Expected Response:

RAI (at least once)

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

11) <u>Stimulus</u>:

85 X SMF A

Explanation of Stimulus:

85 consecutive sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:

RAI (at least once)

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

12) <u>Stimulus</u>:

915 X SMF B



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Explanation of Stimulus:

915 consecutive sub-multiframes having incorrect generation of C1 to C4 bits.

Expected Response:

RAI (at least once) -> NOF

Explanation of Response:

The EQUAD has lost FAS alignment. It will interrupt with the status indicating.

OOFI=1 OOF=1 CMFACT=0

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:

Move to STATE1 Assert RAI set MSDIS8=1

The EQUAD will then find FAS alignment. It will interrupt with the status indicating:

```
OOFI=1
OOF=0
```

This indicates EVENT2 has occurred and with the EQUAD at STATE1 the routine will:

Move to STATE2 Reset timer\_count

The EQUAD will then find MFAS. It will interrupt indicating:

OOFI=0 OOCMFI=1

This indicates EVENT3 has occurred and with the EQUAD at STATE2 the routine will:



PM6344 EQUAD

PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Move to STATE3 Assert NOF

13) <u>Stimulus</u>:

SMF A #

Explanation of Stimulus:

This is continuous sub-multiframes having correct generation of C1 to C4 bits.

Expected Response:

NOF, No E bit set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.

14) <u>Stimulus</u>:

/FAS, BIT 2 = 1, /FAS, BIT2 = 1

Explanation of Stimulus:

Two consecutive frames with incorrect FAS, incorrect bits C1 to C4 and incorrect MFAS in timeslot 0.

# Expected Response:

RAI, No E bit set to zero.

Explanation of Response:

The EQUAD has lost FAS alignment. It will interrupt with the status indicating.

```
OOFI=1
OOF=1
CMFACT=0
```

This indicates EVENT1 has occurred and with the EQUAD at STATE3 the routine will:





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

Move to STATE1 Assert RAI set MSDIS8=0

15) <u>Stimulus</u>:

/FAS, BIT2 = 1 #

Explanation of Stimulus:

Continuous frames with incorrect FAS, incorrect bits C1 to C4 and incorrect MFAS in timeslot 0.

### Expected Response:

RAI, No E bit set to zero.

Explanation of Response:

The EQUAD will not interrupt during this stimulus.





PMC-970239

ISSUE 2

QUADRUPLE E1 FRAMER

<u>NOTES</u>

© 1998 PMC-Sierra, Inc.

PMC-9803xx Printed in Canada Issue date: February 1998

PMC-Sierra, Inc.

Seller will have no obligation or liability in respect of defects or damage caused by unauthorized use, mis-use, accident, external cause, installation error, or normal wear and tear. There are no warranties, representations or guarantees of any kind, either express or implied by law or custom, regarding the product or its performance, including those regarding quality, merchantability, fitness for purpose, condition, design, title, infringement of third-party rights, or conformance with sample. Seller shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon, the information contained in this document. In no event will Seller be liable to Buyer or to any other party for loss of profits, loss of savings, or punitive, exemplary, incidental, consequential or special damages, even if Seller has knowledge of the possibility of such potential loss or damage and even if caused by Seller's negligence.