# 4AM13

Silicon N-Channel/P-Channel Power MOS FET Array

# HITACHI

#### Application

High speed power switching

#### Features

- Low on-resistance  $\begin{array}{lll} \text{N-channel:} & R_{\text{DS(on)}} & 0.4 & , V_{\text{GS}} = 10 \text{ V}, \text{ I}_{\text{D}} = 1.5 \text{ A} \\ \text{P-channel:} & R_{\text{DS(on)}} & 0.45 & , \text{ V}_{\text{GS}} = -10 \text{ V}, \text{ I}_{\text{D}} = -1.5 \text{ A} \end{array}$
- Capable of 4 V gate drive
- Low drive current
- High speed switching
- High density mounting
- Suitable for H-bridged motor driver
- Discrete packaged devices of same die N-channel: 2SK973
  P-channel: 2SJ182



# 4AM13

### Outline



# Absolute Maximum Ratings (Ta = 25°C) (1 Unit)

|                                           |                          | Rating      |     |      |  |
|-------------------------------------------|--------------------------|-------------|-----|------|--|
| Item                                      | Symbol                   | Nch         |     | Unit |  |
| Drain to source voltage                   | V <sub>DSS</sub>         | 60          | -60 | V    |  |
| Gate to source voltage                    | V <sub>GSS</sub>         | ±20         | ±20 | V    |  |
| Drain current                             | I <sub>D</sub>           | 3           | -3  | А    |  |
| Drain peak current                        | I <sub>D(pulse)</sub> *1 | 12          | -12 | А    |  |
| Body to drain diode reverse drain current | I <sub>DR</sub>          | 3           | -3  | А    |  |
| Channel dissipation                       | Pch (Tc = 25°C)*2        | 28          |     | W    |  |
| Channel dissipation                       | Pch*2                    | 4           |     | W    |  |
| Channel temperature                       | Tch                      | 150         |     | °C   |  |
| Storage temperature                       | Tstg                     | –55 to +150 |     | °C   |  |
| Natary 4 DW/ 40 we duty sugla 40/         |                          |             |     |      |  |

Notes: 1. PW 10 µs, duty cycle 1%

2. 4 Devices operation

| <b>Electrical Characteristics</b> (Ta = 25°C) (1 Unit) |  |
|--------------------------------------------------------|--|
|                                                        |  |

|                                                                                                                  |                                            | N cha | N channel P channel   |              |      |                         |      |                     |                                                                                         |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|-----------------------|--------------|------|-------------------------|------|---------------------|-----------------------------------------------------------------------------------------|
| Item                                                                                                             | Symbol                                     | Min   | Тур                   | Max          | Min  | Тур                     | Max  | Unit                | Test conditions                                                                         |
| Drain to source<br>breakdown voltage                                                                             | $V_{(\text{BR})\text{DSS}}$                | 60    | _                     | _            | -60  | —                       | _    | V                   | $I_{\rm D} = 10$ mA, $V_{\rm GS} = 0$                                                   |
| Gate to source breakdown voltage                                                                                 | $V_{(\text{BR})\text{GSS}}$                | ±20   | —                     | —            | ±20  | —                       | —    | V                   | $I_{g} = \pm 100 \ \mu A, \ V_{DS} = 0$                                                 |
| Gate to source leak<br>current                                                                                   | I <sub>GSS</sub>                           | —     | —                     | ±10          | —    | —                       | ±10  | μA                  | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0$                                                 |
| Zero gate voltage drain<br>current                                                                               | I <sub>DSS</sub>                           | _     | _                     | 250          | _    | _                       | -250 | μΑ                  | $V_{\rm DS} = 50 \text{ V}, V_{\rm GS} = 0$                                             |
| Gate to source cutoff voltage                                                                                    | $V_{\text{GS(off)}}$                       | 1.0   | _                     | 2.0          | -1.0 | _                       | -2.0 | V                   | $I_{\rm D}$ = 1 mA, $V_{\rm DS}$ = 10 V                                                 |
| Static drain to source or state resistance                                                                       | R <sub>DS(on)</sub>                        |       | 0.25                  | 0.35         | _    | 0.28                    | 0.4  |                     | $I_{\rm D} = 1.5 \text{ A},$<br>$V_{\rm GS} = 10 \text{ V}^{*1}$                        |
|                                                                                                                  |                                            |       | 0.35                  | 0.5          |      | 0.4                     | 0.55 |                     | $I_{\rm D} = 1.5 \text{ A}, V_{\rm GS} = 4 \text{ V}^{*1}$                              |
| Forward transfer<br>admittance                                                                                   | y <sub>fs</sub>                            | 1.5   | 2.5                   | —            | 1.5  | 2.5                     | —    | S                   | $I_{\rm D} = 1.5 \text{ A},$<br>$V_{\rm DS} = 10 \text{ V}^{*1}$                        |
| Input capacitance                                                                                                | Ciss                                       | _     | 240                   | _            |      | 400                     | _    | pF                  | $V_{_{DS}} = 10 \text{ V}, \text{ V}_{_{GS}} = 0,$                                      |
| Output capacitance                                                                                               | Coss                                       | _     | 115                   | _            | _    | 240                     | _    | pF                  | f = 1 MHz                                                                               |
| Reverse transfer capacitance                                                                                     | Crss                                       |       | 35                    | _            | _    | 70                      | _    | pF                  | -                                                                                       |
| Turn-on delay time                                                                                               | t <sub>d(on)</sub>                         |       | 4                     |              |      | 5                       | _    | ns                  | $I_{\rm D}$ = 1.5 A, $V_{\rm GS}$ = 10 V,                                               |
| Rise time                                                                                                        | t <sub>r</sub>                             |       | 20                    |              |      | 25                      | _    | ns                  | R <sub>∟</sub> = 20                                                                     |
| Turn-off delay time                                                                                              | $t_{d(off)}$                               |       | 80                    |              |      | 180                     | _    | ns                  | -                                                                                       |
| Fall time                                                                                                        | t <sub>f</sub>                             |       | 40                    |              |      | 80                      | _    | ns                  | -                                                                                       |
| Body to drain diode forward voltage                                                                              | $V_{DF}$                                   | —     | 1.2                   | —            | —    | -1.1                    |      | V                   | $I_{F} = 3 \text{ A}, V_{GS} = 0$                                                       |
| Body to drain diode reverse recovery time                                                                        | t <sub>rr</sub>                            |       | 75                    |              |      | 140                     |      | ns                  | $I_{\rm F} = 3 \text{ A}, V_{\rm GS} = 0,$<br>dIF/dt = 50 A/ $\mu$ s                    |
| Turn-on delay timeRise timeTurn-off delay timeFall timeBody to drain diode<br>forward voltageBody to drain diode | $t_r$<br>$t_{d(off)}$<br>$t_f$<br>$V_{DF}$ | _     | 20<br>80<br>40<br>1.2 | <br><br><br> |      | 25<br>180<br>80<br>-1.1 |      | ns<br>ns<br>ns<br>V | $R_{L} = 20$<br>$I_{F} = 3 \text{ A}, V_{GS} = 0$<br>$I_{F} = 3 \text{ A}, V_{GS} = 0,$ |

Note: 1. Pulse Test

Polarity of test conditions for P channel device is reversed.

### 4AM13



#### **HITACHI**

When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

Hitachi, Ltd.

Semiconductor & IC DV. Neppon Bidg, 2-5-2, Ohte-mach, Chiyoda-ku, Tokyo 100, Japan Tet Tokyo (03, 3270-2111 Fax (03, 3270-5109

For Author in forms Ion write to : Hischi America, Ud Semiconductor & IC DW. 2000 Sierre Point Perlavey Briebene, CA. 94005-4835 U S.Å Tet 415-583-4207

Hitschi Burope GmbH Bedronic Components Group Cartinertel Burope Danscher Streiße 3 D-85522 Fieldkirchen Minchen Tet 083-9 94 80-0 Fex 083-9 29 30 00 Hitschi Europe Ltd. Bectronic Components Div. Northern Burge Hesdguerters Whitsbrock Ferk Lower Cook hem Roed Neidenhesd Berkshire SL6SYA United Kingdom Tet 0628-355000 Fex 0628-778222 Hitschi Asia Pte. Ltd 45 Collyer Quey \$20-00 Hitschi Tower Singspore 0404 Tet 535-2400 Fex: 535-4533

Hitschi Asia (Hong Kong) Ltd. Unit 705, North Towar, World Finance Cantre, Herbour City, Carton Road Taim Sha Tau, Kowloon Hong Kong Tet 27350218 Fax: 27306074

#### HITACHI