32768-word × 8-bit Electrically Erasable and Programmable CMOS ROM

> Rev. 7.0 May. 25, 1995

HITACHI

-

The Hitachi HN58C257 is a electrically erasable and programmable ROM organized as 32768-word  $\times$  8-bit. It realizes high speed, low power consumption, and a high level of reliability, employing advanced MNOS memory technology and CMOS process and circuitry technology. It also has a 64-byte page programming function to make its erase and write operations faster.

## Features

- Single 5 V supply
- On-chip latches: address, data,  $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$
- Automatic byte write: 10 ms max
- Automatic page write (64 bytes): 10 ms max
- Fast access time: 200 ns max
- Low power dissipation:

20 mW/MHz typ (active) 1.1 mW max (standby)

- Data polling
- Data protection circuit on power on/off
- Conforms to JEDEC byte-wide standard
- Reliable CMOS with MNOS cell technology
- 10<sup>5</sup> erase/write cycles (in page mode)
- 10 years data retention
- Write protection by  $\overline{\text{RES}}$  pin

## **Ordering Information**

| Type no.     | Access time | Package                              |
|--------------|-------------|--------------------------------------|
| HN58C257T-20 | 200 ns      | 32-pin<br>plastic TSOP<br>(TFP-32DA) |



#### **Pin Arrangement**



## **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| A0–A14          | Address inputs    |
| I/O0–I/O7       | Data input/output |
| ŌĒ              | Output enable     |
| CE              | Chip enable       |
| WE              | Write enable      |
| V <sub>CC</sub> | Power (+5 V)      |
| V <sub>SS</sub> | Ground            |
| RES             | Reset             |
| RDY/Busy        | Ready /Busy       |

#### **Block Diagram**



## **Mode Selection**

| Pin<br>Mode   | CE<br>(31)      | OE<br>(1)       | WE<br>(6)       | RDY/ <mark>Busy</mark><br>(9) | <b>RES</b><br>(7) | I/O<br>(21-23, 25-29) |
|---------------|-----------------|-----------------|-----------------|-------------------------------|-------------------|-----------------------|
| Read          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | High-Z                        | V <sub>H</sub> *1 | Dout                  |
| Standby       | VIH             | ×*2             | ×               | High-Z                        | ×                 | High-Z                |
| Write         | VIL             | VIH             | VIL             | High-Z to V <sub>OL</sub>     | V <sub>H</sub>    | Din                   |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z                        | V <sub>H</sub>    | High-Z                |
| Write inhibit | ×               | ×               | VIH             | High-Z                        | ×                 | —                     |
|               | ×               | VIL             | ×               |                               |                   |                       |
| Data polling  | V <sub>IL</sub> | VIL             | V <sub>IH</sub> | V <sub>OL</sub>               | V <sub>H</sub>    | Data out (I/O7)       |
| Program reset | ×               | ×               | ×               | High-Z                        | V <sub>IL</sub>   | High-Z                |

Note: 1. Refer to the recommended DC operating condition.

2.  $\times$  = Don't care

## **Absolute Maximum Ratings**

| Parameter                       | Symbol          | Value                      | Unit |
|---------------------------------|-----------------|----------------------------|------|
| Supply voltage <sup>*1</sup>    | V <sub>CC</sub> | -0.6 to +7.0               | V    |
| Input voltage <sup>*1</sup>     | Vin             | -0.5 <sup>*2</sup> to +7.0 | V    |
| Operationg temperature range *3 | Topr            | 0 to +70                   | °C   |
| Storage temperature range       | Tstg            | -55 to +125                | °C   |

Notes: 1. With respect to  $V_{SS}$ 

2. Vin min = -3.0 V for pulse width  $\leq 50$  ns

3. Including electrical characteristics and data retention

### **Recommended DC Operating Conditions**

| Parameter             | Symbol          | Min                   | Тур | Max                   | Unit |
|-----------------------|-----------------|-----------------------|-----|-----------------------|------|
| Supply voltage        | V <sub>CC</sub> | 4.5                   | 5.0 | 5.5                   | V    |
| Input voltage         | VIL             | -0.3                  | _   | 0.8                   | V    |
|                       | VIH             | 2.2                   | —   | V <sub>CC</sub> + 1.0 | V    |
|                       | V <sub>H</sub>  | V <sub>CC</sub> – 0.5 | _   | V <sub>CC</sub> + 1.0 | V    |
| Operating temperature | Topr            | 0                     | _   | 70                    | °C   |

### **DC Characteristics** (Ta=0 to $+70^{\circ}$ C, V<sub>CC</sub> = 5.0 V ± 10 %)

| Parameter                         | Symbol           | Min                  | Тур | Max                   | Unit | Test conditionsInput                                                      |
|-----------------------------------|------------------|----------------------|-----|-----------------------|------|---------------------------------------------------------------------------|
| leakage current                   | ILI              | _                    | _   | 2 <sup>*1</sup>       | μA   | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V                                      |
| Output leakage current            | I <sub>LO</sub>  | —                    | —   | 2                     | μA   | $V_{CC}$ = 5.5 V, Vout = 5.5/0.4 V                                        |
| V <sub>CC</sub> current (standby) | I <sub>CC1</sub> | _                    | —   | 200                   | μA   | $\overline{CE} = V_{CC}$                                                  |
|                                   | I <sub>CC2</sub> | _                    | _   | 1                     | mA   | $\overline{CE} = V_{IH}$                                                  |
| V <sub>CC</sub> current (active)  | I <sub>CC3</sub> | —                    | —   | 12                    | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s at V <sub>CC</sub> = 5.5 V |
|                                   |                  | _                    | —   | 30                    | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 200 ns at $V_{CC}$ = 5.5 V           |
| Input low voltage                 | V <sub>IL</sub>  | -0.3*2               | _   | 0.8                   | V    |                                                                           |
| Input high voltage                | VIH              | 2.2                  | _   | V <sub>CC</sub> + 1.0 | V    |                                                                           |
|                                   | V <sub>H</sub>   | V <sub>CC</sub> -0.5 | _   | V <sub>CC</sub> + 1.0 | V    |                                                                           |
| Output low voltage                | V <sub>OL</sub>  | _                    | _   | 0.4                   | V    | I <sub>OL</sub> = 2.1 mA                                                  |
| Output high voltage               | V <sub>OH</sub>  | 2.4                  | _   |                       | V    | I <sub>OH</sub> = -400 μA                                                 |
|                                   |                  |                      |     |                       |      |                                                                           |

Note: 1.  $I_{LI}$  on  $\overline{RES} = 100 \ \mu A \ max$ 

2.  $V_{IL}$  min = -1.0 V for pulse width  $\leq$  50 ns

## **Capacitance** (Ta = $25^{\circ}$ C, f = 1 MHz)

| Parameter            | Symbol | Min | Тур | Max | Unit | Test condition |
|----------------------|--------|-----|-----|-----|------|----------------|
| Input capacitance*1  | Cin    | —   | —   | 6   | pF   | Vin = 0 V      |
| Output capacitance*1 | Cout   |     | _   | 12  | pF   | Vout = 0 V     |

Note: 1. This parameter is periodically sampled and not 100% tested.

#### AC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5.0 V ± 10 %)

#### **Test Conditions**

• Input pulse levels : 0.4 V to 2.4 V

0V to  $V_{CC}$  (RES pin)

- Input rise and fall time :  $\leq 20$  ns
- Output load : 1TTL Gate +100 pF
- Reference levels for measuring timing : 0.8 V, 2.0 V

#### **Read Cycle**

| Parameter                                                              | Symbol           | Min | Max | Unit | Test conditions                                                                                                     |
|------------------------------------------------------------------------|------------------|-----|-----|------|---------------------------------------------------------------------------------------------------------------------|
| Address to output delay                                                | t <sub>ACC</sub> | —   | 200 | ns   | $\overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}, \overline{\text{WE}} = \text{V}_{\text{IH}}$   |
| CE to output delay                                                     | t <sub>CE</sub>  | _   | 200 | ns   | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                                                                    |
| OE to output delay                                                     | t <sub>OE</sub>  | 10  | 90  | ns   | $\overline{\text{CE}} = \text{V}_{\text{IL}}, \ \overline{\text{WE}} = \text{V}_{\text{IH}}$                        |
| $\overline{OE}$ ( $\overline{CE}$ ) high to output float <sup>*1</sup> | t <sub>DF</sub>  | 0   | 70  | ns   | $\overline{\text{CE}} = \text{V}_{\text{IL}}, \ \overline{\text{WE}} = \text{V}_{\text{IH}}$                        |
| RES low to output float <sup>*1</sup>                                  | t <sub>DFR</sub> | 0   | 350 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                                                    |
| Data output hold                                                       | t <sub>OH</sub>  | 0   | —   | ns   | $\overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}, \ \overline{\text{WE}} = \text{V}_{\text{IH}}$ |
| RES to output delay                                                    | t <sub>RR</sub>  | 0   | 450 | ns   | $\overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}, \overline{\text{WE}} = \text{V}_{\text{IH}}$   |

Note: 1. t<sub>DF</sub>, t<sub>DFR</sub> are defined at which the outputs achieve the open circuit conditions and are no longer driven.

#### **Read Timing Waveform**



#### Write Cycle

| Parameter                                                                       | Symbol           | Min <sup>*1</sup> | Тур | Max              | Unit | Test<br>conditions |
|---------------------------------------------------------------------------------|------------------|-------------------|-----|------------------|------|--------------------|
| Address setup time                                                              | t <sub>AS</sub>  | 0                 | _   |                  | ns   |                    |
| Address hold time                                                               | t <sub>AH</sub>  | 150               | _   |                  | ns   |                    |
| $\overline{CE}$ to write setup time ( $\overline{WE}$ controlled)               | t <sub>CS</sub>  | 0                 | —   | —                | ns   |                    |
| CE hold time (WE controlled)                                                    | t <sub>CH</sub>  | 0                 | _   | —                | ns   |                    |
| $\overline{\text{WE}}$ to write setup time ( $\overline{\text{CE}}$ controlled) | t <sub>WS</sub>  | 0                 | _   |                  | ns   |                    |
| WE hold time (CE controlled)                                                    | t <sub>WH</sub>  | 0                 | _   |                  | ns   |                    |
| OE to write setup time                                                          | t <sub>OES</sub> | 0                 | _   | —                | ns   |                    |
| OE hold time                                                                    | t <sub>OEH</sub> | 0                 | _   |                  | ns   |                    |
| Data setup time                                                                 | t <sub>DS</sub>  | 100               | _   |                  | ns   |                    |
| Data hold time                                                                  | t <sub>DH</sub>  | 0                 | _   | —                | ns   |                    |
| $\overline{WE}$ pulse width ( $\overline{WE}$ controlled)                       | t <sub>WP</sub>  | 150               | —   | —                | ns   |                    |
| $\overline{CE}$ pulse width ( $\overline{CE}$ controlled)                       | t <sub>CW</sub>  | 150               | —   | —                | ns   |                    |
| Data latch time                                                                 | t <sub>DL</sub>  | 200               | _   | _                | ns   |                    |
| Byte load cycle                                                                 | t <sub>BLC</sub> | 0.35              | —   | 30               | μs   |                    |
| Byte load window                                                                | t <sub>BL</sub>  | 100               | _   | _                | μs   |                    |
| Write cycle time                                                                | t <sub>WC</sub>  | —                 | _   | 10 <sup>*2</sup> | ms   |                    |
| Time to device busy                                                             | t <sub>DB</sub>  | 120               | —   | —                | ns   |                    |
| Write start time                                                                | t <sub>DW</sub>  | 150 <sup>*3</sup> |     |                  | ns   |                    |
| Reset protect time                                                              | t <sub>RP</sub>  | 100               | _   |                  | μs   |                    |
| Reset low time                                                                  | t <sub>RES</sub> | 1                 | _   | _                | μs   |                    |
|                                                                                 |                  |                   |     |                  |      |                    |

Note: 1. Use this device in longer cycle than this value.

 t<sub>WC</sub> must be longer than this value unless polling technique or RDY/Busy are used. This device automatically completes the internal write operation within this value.

3. Next read or write operation can be initiated after t<sub>DW</sub> if polling technique or RDY/Busy are used.

#### Byte Write Timing Waveform(1) (WE Controlled)



#### Byte Write Timing Waveform(2) (CE Controlled)



#### Page Write Timing Waveform (1)(WE Controlled)



#### Page Write Timing Waveform (2)(CE Controlled)



### Data Polling Timing Waveform



## **Functional Description**

#### **Automatic Page Write**

Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30  $\mu$ s from the preceding falling edge of WE or CE. When CE or WE is high for 100  $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM.

#### Data Polling

Data polling allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal

RDY/Busy signal also allows the status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to  $V_{OL}$  after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance.

#### **RES** Signal

When RES is low, the EEPROM cannot be read or programmed. Therefore, data can be protected by keeping RES low when VCC is switched. RES should be high during read and programming because it dosen't provide a latch function.



## $\overline{WE}, \overline{CE}$ Pin Operation

During a write cycle, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

# Write/Erase Endurance and Data Retention Time

The endurance is  $10^5$  cycles in case of the page programming and  $10^4$  cycles in case of byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than  $10^4$  cycles.

#### **Data Protection**

1. Data Protection against Noise on Control Pins (CE, OE, WE) during Operation

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake.

To prevent this phenomenon, this device has a noise cancelation function that cuts noise if its width is 20 ns or less in program mode.

Be careful not to allow noise of a width of more than 20 ns on the control pins.



#### 2. Data Protection at V<sub>CC</sub> On/Off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may turn the EEPROM to programming mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in unprogrammable state by using a CPU reset signal to RES pin. RES pin should be kept at V<sub>SS</sub> level when V<sub>CC</sub> is turned on or off.

The EEPROM breaks off programming operation when  $\overline{\text{RES}}$  becomes low, programming operation doesn't finish correctly in case that  $\overline{\text{RES}}$  falls low during programming operation.  $\overline{\text{RES}}$  should be kept high for 10 ms after the last data input.



# **Package Dimensions**

#### HN58C257T Series (TFP-32DA)

Unit : mm

