## **Bookly Micro**

# 8 Megabit (1M x 8) Flash Memory AC39VF088

#### **DEVICE FEATURES**

- Single Power Supply
  - Full voltage range: 2.7 to 3.6 volt for both read and write operations
- Sector-Erase Capability
  - Uniform 4Kbyte sectors
- Block-Erase Capability
  - Uniform 64Kbyte blocks
- Read Access Time
  - Access time: 70 and 90 ns
- **■** Power Consumption
  - Active current: 15 mA (Typical)
  - Standby current: 4 μA (Typical)
- Erase Features
  - Sector-Erase Time: 18 ms (Typical)
  - Block-Erase Time: 18 ms (Typical)
  - Chip-Erase Time: 45 ms (Typical)
  - Byte-Program Time: 14µs (Typical)
  - Chip Rewrite Time: 15 seconds (Typical)

- Automatic Write Timing
  - Internal V<sub>PP</sub> Generation
- End-of-Program or End-of-Erase Detection
  - Data# Polling
  - Toggle Bit
- **CMOS I/O Compatibility**
- JEDEC Standard
  - Pin-out and software command sets compatible with single-power supply Flash memory
- High Reliability:
  - Endurance cycles: 100K (Typical)
  - Data retention: 10 years
- Package Option
  - 48-pin TSOP

#### PRODUCT DESCRIPTION

The AC39VF088 is a 1M x 8 CMOS Flash manufactured with Actrans' proprietary Split-Gate Flash memory technology. The AC39VF088 uses 2.7-3.6V power supply for Program and Erase. The AC39VF088 conforms to JEDEC standard pin outs for x8 memories.

Featuring high performance Byte-Program, the AC39VF088 devices provide a typical Byte-Program time of 14 µsec. The devices use Toggle Bit or Data# Polling to detect the completion of the Program or Erase operation. To protect against inadvertent write, they have on-chip hardware and software data protection schemes. Designed, manufactured and tested for a wide spectrum of applications, these devices are offered with a typically guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 10 years.

The AC39VF088 devices are suited for applications that require memories with convenient and economical updating of program, data or configuration. For all system applications, they improve significantly the performance and reliability while lowering power consumption. They consume less energy during Erase and Program operations as compared to alternative flash technologies.

When programming or erasing a flash device, the total energy consumption is a function of the applied voltage, current, and time of operation. Since for any given voltage range, Actrans' technology uses less current to program and has a shorter erase time, the total energy consumption during any Erase or Program operation is less than alternative flash technologies. These devices also improve flexibility while lowering the cost for applications of program, data and configuration storage.

The technology provides fixed Erase and Program times, which is independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies whose Erase and Program times increase with accumulated Erase and Program cycles.

To meet surface mount requirements, the AC39VF088 is offered in package types of 48-pin TSOP, and known good die (KGD). For KGD, please contact Actrans System Inc. or its representatives for detailed information.

**Table 1. PIN DESCRIPTION** 

| Name of the Pin |                                  |
|-----------------|----------------------------------|
| A0-A19          | 20 addresses                     |
| DQ7-DQ0         | Data inputs/outputs              |
| CE#             | Chip enable                      |
| OE#             | Output enable                    |
| WE#             | Write enable                     |
| $V_{DD}$        | 2.7-3.6 volt single power supply |
| V <sub>SS</sub> | Device ground                    |
| NC              | Pin not connected internally     |

## ORDERING INFORMATION Standard Products

The order number is defined by a combination of the following elements.



| Valid Combinations for TSOP 48Pin Package |        |  |  |  |  |
|-------------------------------------------|--------|--|--|--|--|
| AC39VF088-70                              | EC, EI |  |  |  |  |
| AC39VF088-70R                             | EC, EI |  |  |  |  |
| AC39VF088-90                              | EC, EI |  |  |  |  |

EC, EI

AC39VF088-90R

| Valid Combinations for FBGA 48 Ball Package |          |          |      |  |  |  |
|---------------------------------------------|----------|----------|------|--|--|--|
| Order Number Package Marking                |          |          |      |  |  |  |
| AC39VF088-70                                | WAC, WAI | V088-70  | C, I |  |  |  |
| AC39VF088-70R                               | WAC, WAI | V088-70R | C, I |  |  |  |
| AC39VF088-90                                | WAC, WAI | V088-90  | C, I |  |  |  |
| AC39VF088-90R                               | WAC, WAI | V088-90R | C, I |  |  |  |

Valid Combinations: Valid Combinations list the configurations that are supported in volume for this device.

#### **Functional Block Diagram**



#### **Pin Assignments**



#### **DEVICE OPERATION**

The AC39VF088 devices use Commands to initiate the memory operation functions. The Commands are written to the device using standard microprocessor write sequences. A command is written by asserting WE# low while keeping CE# low. The address bus is latched on the falling edge of WE# or CE#, whichever occurs last. The data bus is latched on the rising edge of WE# or CE#, whichever occurs first.

#### **Byte Program**

The AC39VF088 devices are programmed on a byte-by-byte basis. Before programming, the sector where the byte locates must be fully erased. The Program operation is accomplished in three steps. The first step is a three-byte load sequence for Software Data Protection. The second step is to load byte address and byte data. During the Byte Program operation, the addresses are latched on the falling edge of either CE# or WE#, whichever occurs last; and the data is latched on the rising edge of either CE# or WE#, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth

WE# or CE#, whichever occurs first. The Program operation, once initiated, will be completed within 20  $\mu s$ . See Figures 2 and 3 for WE# and CE# controlled Program operation timing diagrams and Figure 14 for flowchart. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands issued during the internal Program operation are ignored.

#### Read

The Read operation of the AC39VF088 is controlled by CE# and OE#, both have to be low for the system to obtain data from the outputs. CE# is used for device selection. When CE# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high. Refer to the Read cycle timing diagram in Figure 1 for further details.

Table 2: AC39VF088 Device Operation

| Operation              | CE#      | OE#      | WE#      | DQ                      | Address                                     |
|------------------------|----------|----------|----------|-------------------------|---------------------------------------------|
| Read                   | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub>        | A <sub>IN</sub>                             |
| Program                | $V_{IL}$ | ViH      | VIL      | D <sub>IN</sub>         | Ain                                         |
| Erase                  | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | X <sup>1</sup>          | Sector or Block address, XXH for Chip-Erase |
| Standby                | $V_{IH}$ | Χ        | Х        | High Z                  | X                                           |
| Write Inhibit          | Χ        | $V_{IL}$ | Х        | High Z/D <sub>OUT</sub> | X                                           |
| Write Inhibit          | Х        | Х        | $V_{IH}$ | High Z/D <sub>OUT</sub> | X                                           |
| Software Mode          | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ |                         | See Table 3                                 |
| Product Identification |          |          |          |                         |                                             |

1. X can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value.

#### **Write Command/Command Sequence**

The AC39VF088 provides two software means to detect the completion of a write (Program or Erase) cycle in order to optimize the system write cycle time. The software detection includes two status bits: Data# Polling (DQ7) and Toggle Bit (DQs). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation. The actual completion of the write operation is asynchronous with the system: therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either DQ7 or DQ6. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the write cycle, otherwise the rejection is valid.

#### Chip Erase

The AC39VF088 provides Chip-Erase feature, which allows the user to erase the entire memory array to the "1" state. This is useful and convenient when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a six-byte command sequence with Chip-Erase command (10H) at address AAAH in the last byte sequence. The Erase operation begins with the rising edge of the sixth WE# or CE#, whichever occurs first. During the Erase operation, the only valid reads are Toggle Bit and Data# Polling. See Table 3 for the command sequence, Figure 6 for timing diagram, and Figure 17 for the flowchart. Any commands issued during the Chip-Erase operation are ignored.

#### Sector/Block Erase

The AC39VF088 offers both Sector-Erase and Block-Erase modes. The Sector- (or Block-) Erase operation allows the system to erase the devices on a sector-by-sector (or block-by-block) basis. The sector architecture is based on uniform sector size of 4 KByte. The Block-Erase mode is based on uniform block size of 64 KByte. The Sector-Erase operation is initiated by executing a six-byte command sequence with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The Block-Erase operation is initiated by executing

a six-byte command sequence with Block-Erase command (50H) and block address (BA) in the last bus cycle. The sector or block address is latched on the falling edge of the sixth WE# pulse, while the command (30H or 50H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. The End-of-Erase operation can be determined using either Data# Polling or Toggle Bit method. See Figures 7 and 8 for timing waveforms. Any commands issued during the Sector or Block Erase operation are ignored.

#### Data# Polling (DQ7)

When the AC39VF088 is in the internal Program operation, any attempt to read DQ7 will produce the complement of the true data. Once the Program operation is completed, DQ7 will produce the true data. Note that even though DQ7 may have valid data immediately following the completion of an internal Program operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. During internal Erase operation, any attempt to read DQ7 will produce a '0'. Once the internal Erase operation is completed, DQ7 will produce a '1'. The Data# Polling is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector-, Block- or Chip-Erase, the Data# Polling is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 4 for Data# Polling timing diagram and Figure 15 for a flowchart.

#### Toggle Bit (DQ6)

During the internal Program or Erase operation, any consecutive attempts to read DQs will produce alternating 1s and 0s, i.e., toggling between 1 and 0. When the internal Program or Erase operation is completed, the DQs bit will stop toggling. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector-, Block- or Chip-Erase, the Toggle Bit is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 5 for Toggle Bit timing diagram and Figure 15 for a flowchart.

#### **Data Protection**

The AC39VF088 provides both hardware and software features to protect the nonvolatile data

from inadvertent writes.

#### **Hardware Data Protection**

Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a write cycle.

Write Inhibit Mode: Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down.

#### **Software Data Protection (SDP)**

AC39VF088 provides the JEDEC approved Software Data Protection scheme for all data iteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of the three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of sixbyte sequence. This group of devices is shipped with the Software Data Protection permanently enabled. See Table 3 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to Read mode within T<sub>C</sub>. The contents of DQ15-DQ8 can be VIL or VIH, but no other value, during any SDP

command sequence.

#### **Product Identification**

The product identification mode identifies the device as the AC39VF088. This mode may be assessed by software operations. Users may use the Software Product Identifiaction operation to identify the part(i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Table 3 for software operation, Figure 9 for the Software Entry and Read timing diagram and Figure 14 for the Software ID Entry command sequence flowchart.

#### **Product Identification Mode Exit**

In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exit is accomplished by issuing the Software ID Exit command sequence, which returns the device to the Read operation. This command may also be used to reset the device to the Read mode after any inadvertent transient condition that apparently causes the device to behave abnormally, e.g., command is ignored during an internal Program or Erase operation. See Table 3 for software command and Figure 14 for a flowchart.

Page 7

**Table 3: Software Command Sequence** 

| Command<br>Sequence                 |                   | Bus<br>Cycle      |                   | Bus<br>Cycle      | 3rd<br>Write      | Bus<br>Cycle      | 4th<br>Write    | Bus<br>Cycle      | 5th<br>Write      | Bus<br>Cycle      |                              | Bus<br>Cycle      |
|-------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------|-------------------|-------------------|-------------------|------------------------------|-------------------|
| <u>-</u>                            | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr            | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup>            | Data <sup>2</sup> |
| Byte Program                        | AAAH              | AAH               | 555H              | 55H               | AAAH              | A0H               | WA <sup>2</sup> | Data              |                   |                   |                              |                   |
| Sector Erase                        | AAAH              | AAH               | 555H              | 55H               | AAAH              | 80H               | AAAH            | AAH               | 555H              | 55H               | SA <sub>X</sub> <sup>4</sup> | 30H               |
| Block Erase                         | AAAH              | AAH               | 555H              | 55H               | AAAH              | 80H               | AAAH            | AAH               | 555H              | 55H               | BA <sub>X</sub> <sup>4</sup> | 50H               |
| Chip Erase                          | AAAH              | AAH               | 555H              | 55H               | AAAH              | 80H               | AAAH            | AAH               | 555H              | 55H               | AAAH                         | 10H               |
| Software ID<br>Entry <sup>5,6</sup> | AAAH              | AAH               | 555H              | 55H               | AAAH              | 90H               |                 |                   |                   |                   |                              |                   |
| Manufacture ID                      | AAAH              | AAH               | 555H              | 55H               | AAAH              | 90H               | 000H            | 07FH              |                   |                   |                              |                   |
| Manufacture ID                      | AAAH              | AAH               | 555H              | 55H               | AAAH              | 90H               | 007H            | 07FH              |                   |                   |                              |                   |
| Manufacture ID                      | AAAH              | AAH               | 555H              | 55H               | AAAH              | 90H               | 080H            | 01FH              |                   |                   |                              |                   |
| Device ID                           | AAAH              | AAH               | 555H              | 55H               | AAAH              | 90H               | 001H            | 21H               |                   |                   |                              |                   |
| Software ID Exit                    | XXH               | F0H               |                   |                   |                   |                   |                 |                   |                   |                   |                              |                   |

- 1. Address format A14-A0 (Hex), Addresses A19-A15 can be VIL or VIH, but no other value, for the Command sequence.
- 2. DQ7-DQ0 can be  $V_{\text{IL}}$  or  $V_{\text{IH}}$ , but no other value, for the Command sequence.
- 3. WA = Program Byte address.
  4. SA<sub>X</sub> for Sector -Erase; uses A19-A12 address lines. BA<sub>X</sub> for Block-Erase; uses A19-A16 address lines.
- 5. The device does not remain in Software Product ID mode if powered down.
- 6. Both Software ID Exit operations are equivalent.
- 7. Please refer to figure 9 for more information.

Page 8 AC39VF088

ABSOLUTE MAXIMUM RATINGS (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)

Temperature Under Bias .....-55°C to 125°C Storage Temperature ......-65°C to 150°C D.C. Voltage on Any Pin to Ground Potential .....-0.5 V to V<sub>DD</sub>+0.5V Voltage on A9 Pin to Ground Potential......-0.5 V to 13.2V Surface Mount Lead Soldering Temperature (3 Seconds)......240°C Output Short Circuit Current (Note 1)......50mA

Note 1: Output shorted for no more than one second. No more than one output shorted at a time.

#### **Table 4: Operating Range**

| Model Name | Range      | Ambient Temperature | $V_{	extsf{DD}}$ |
|------------|------------|---------------------|------------------|
| AC39VF088  | Commercial | 0°C to +70°C        | 2.7~3.6V         |
|            | Industrial | -40°C to +85°C      | 2.7~3.6V         |

#### **AC CONDITIONS OF TEST**

| Input Rise/Fall Time  | 5ns                            |
|-----------------------|--------------------------------|
| Output Load           | C <sub>L</sub> =30pF for 55Rns |
| Output Load           |                                |
| See Figures 14 and 15 |                                |

## Table 5: DC CHARACTERISTICS

#### **CMOS Compatible**

| Parameter       | Description                     | Test Conditions                                                               | Min           | Max | Unit |
|-----------------|---------------------------------|-------------------------------------------------------------------------------|---------------|-----|------|
| I <sub>DD</sub> | Power Supply Current            | Address Input =V <sub>IL</sub> /V <sub>IH</sub> , at f=1/T <sub>RC</sub> Min, |               |     |      |
|                 | ,                               | V <sub>DD</sub> =V <sub>DD</sub> Max                                          |               |     |      |
|                 | Read                            | CE#=OE#=V <sub>II</sub> , WE#=V <sub>IH</sub> , all I/Os open                 |               | 30  | mA   |
|                 | Program and Erase               | CE#=WE#=V <sub>IL</sub> , OE#=V <sub>IH</sub> ,                               |               | 30  | mΑ   |
| $I_{SB}$        | Standby V <sub>DD</sub> Current | CE#=V <sub>IHC</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                   |               | 30  | μΑ   |
| I <sub>LI</sub> | Input Leakage Current           | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max                           |               | 1   | μΑ   |
| I <sub>LO</sub> | Output Leakage Current          | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max                          |               | 10  | μΑ   |
| $V_{IL}$        | Input Low Voltage               | V <sub>DD</sub> =V <sub>DD</sub> Min                                          |               | 0.8 | V    |
| $V_{ILC}$       | Input Low Voltage (CMOS)        | V <sub>DD</sub> =V <sub>DD</sub> Max                                          |               | 0.3 | V    |
| $V_{IH}$        | Input High Voltage              | V <sub>DD</sub> =V <sub>DD</sub> Max                                          | $0.7 V_{DD}$  |     | V    |
| $V_{IHC}$       | Input High Voltage (CMOS)       | V <sub>DD</sub> =V <sub>DD</sub> Max                                          | $V_{DD}$ -0.3 |     | V    |
| $V_{OL}$        | Output Low Voltage              | I <sub>OL</sub> =100μA, V <sub>DD</sub> =V <sub>DD</sub> Min                  |               | 0.2 | V    |
| $V_{OH}$        | Output High Voltage             | I <sub>OH</sub> =-100μA, V <sub>DD</sub> =V <sub>DD</sub> Min                 | $V_{DD}$ -0.2 |     | V    |

#### **Table 6: Recommended System Power-up Timing**

| Parameter             | Description                         | Min | Unit |
|-----------------------|-------------------------------------|-----|------|
| T <sub>PU-READ</sub>  | Power-up to Read Operation          | 100 | μs   |
| T <sub>PU-WRITE</sub> | Power-up to Program/Erase Operation | 100 | μs   |

This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### Table 7: Capacitance (Ta=25° C, f=1Mhz, other pins open)

| Parameter                     | Description         | Test Conditions      | Max  |
|-------------------------------|---------------------|----------------------|------|
| C <sub>I/Q</sub> <sup>1</sup> | I/O Pin Capacitance | V <sub>I/O</sub> =0V | 12pF |
| C <sub>IN</sub> '             | Input Capacitance   | V <sub>IN</sub> =0V  | 6pF  |

This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### **Table 8: Reliability Characteristics**

| Symbol                        | Symbol Parameter |                     | Unit   | Test Method         |
|-------------------------------|------------------|---------------------|--------|---------------------|
| N <sub>END</sub> <sup>1</sup> | Endurance        | 10,000              | Cycles | JEDEC Standard A117 |
| $T_{DR}^{1}$                  | Data Retention   | 10                  | Years  | JEDEC Standard A103 |
| I <sub>LTH</sub>              | Latch Up         | 100+l <sub>DD</sub> | mA     | JEDEC Standard 78   |

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### **AC CCHARACTERISTICS**

#### **Table 9: Read Cycle Timing Parameters**

| Symbol                       | Doromotor                       | 70F | REC | 90F | Unit |    |
|------------------------------|---------------------------------|-----|-----|-----|------|----|
|                              | Parameter                       | Min | Max | Min | Max  | 7  |
| $T_{RC}$                     | Read Cycle Time                 | 70  |     | 90  |      | ns |
| $T_{CE}$                     | Chip Enable Access Time         |     | 70  |     | 90   | ns |
| $T_{AA}$                     | Address Access Time             |     | 70  |     | 90   | ns |
| T <sub>OE</sub>              | Output Enable Access Time       |     | 35  |     | 45   | ns |
| T <sub>CLZ</sub>             | CE# Low to Active Output        | 0   |     | 0   |      | ns |
| T <sub>OLZ</sub>             | OE# Low to Active Output        | 0   |     | 0   |      | ns |
| T <sub>CHZ</sub>             | CE# High to High-Z Output       |     | 20  |     | 30   | ns |
| T <sub>OHZ</sub> '           | OE# High to High-Z Output       |     | 20  |     | 30   | ns |
| T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0   |     | 0   |      | ns |

| Symbol                       | Parameter                       | 70EC |     | 90EC |     | Unit |
|------------------------------|---------------------------------|------|-----|------|-----|------|
|                              |                                 | Min  | Max | Min  | Max | 7    |
| $T_{RC}$                     | Read Cycle Time                 | 70   |     | 90   |     | ns   |
| $T_{CE}$                     | Chip Enable Access Time         |      | 70  |      | 90  | ns   |
| $T_{AA}$                     | Address Access Time             |      | 70  |      | 90  | ns   |
| T <sub>OE</sub>              | Output Enable Access Time       |      | 35  |      | 45  | ns   |
| T <sub>CLZ</sub>             | CE# Low to Active Output        | 0    |     | 0    |     | ns   |
| T <sub>OLZ</sub> '           | OE# Low to Active Output        | 0    |     | 0    |     | ns   |
| T <sub>CHZ</sub>             | CE# High to High-Z Output       |      | 20  |      | 30  | ns   |
| T <sub>OHZ</sub> '           | OE# High to High-Z Output       |      | 20  |      | 30  | ns   |
| T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0    |     | 0    |     | ns   |

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

**Table 10: Program/Erase Cycle Timing Parameter** 

| Symbol                        | Parameter                        | Min | Max | Unit |
|-------------------------------|----------------------------------|-----|-----|------|
| T <sub>BP</sub>               | Byte-Program Time                |     | 24  | μs   |
| $T_{AS}$                      | Address Setup Time               | 0   |     | ns   |
| $T_{AH}$                      | Address Hold Time                | 30  |     | ns   |
| T <sub>CS</sub>               | WE# and CE# Setup Time           | 0   |     | ns   |
| T <sub>CH</sub>               | WE# and CE# Hold Time            | 0   |     | ns   |
| T <sub>OES</sub>              | OE# High Setup Time              | 0   |     | ns   |
| T <sub>OEH</sub>              | OE# High Hold Time               | 10  |     | ns   |
| T <sub>CP</sub>               | CE# Pulse Width                  | 45  |     | ns   |
| T <sub>WP</sub>               | WE# Pulse Width                  | 45  |     | ns   |
| T <sub>WPH</sub> ,'           | WE# Pulse Width High             | 30  |     | ns   |
| T <sub>CPH</sub> <sup>1</sup> | CE# Pulse Width High             | 30  |     | ns   |
| $T_{DS_{J}}$                  | Data Setup Time                  | 45  |     | ns   |
| T <sub>DH</sub> '             | Data Hold Time                   | 0   |     | ns   |
| T <sub>IDA</sub> '            | Software ID Access and Exit Time |     | 150 | ns   |
| T <sub>SE</sub>               | Sector Erase                     |     | 30  | ms   |
| T <sub>BE</sub>               | Block Erase                      |     | 30  | ms   |
| T <sub>SCE</sub>              | Chip Erase                       |     | 60  | ms   |

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

Page 11



Figure 1. Read Cycle Timing Diagram



X can be VIL or VIH, but no other value.

Figure 2. WE# Controlled Program Cycle Timing Diagram



 $\boldsymbol{X}$  can be  $\boldsymbol{VIL}$  or  $\boldsymbol{VIH},$  but no other value.

Figure 3. CE# Controlled Program Cycle Timing Diagram



Figure 4. Data# Polling Timing Diagram



Figure 5. Toggle Bit Timing Diagram



Note: This device also supports CE# controlled Chip-Erase operation. The WE#and CE# signals are interchageable as long as minimum timings are met. (See Table 14) X can be VIL or VIH, but no other value.

Figure 6. WE# Controlled Chip-Erase Timing Diagram



Note: This device also supports CE# controlled Block-Erase operation. The WE#and CE# signals are interchageable as long as minimum timings are met. (See Table 14)

BAX=Block Address

X can be VIL or VIH, but no other value.

Figure 7. WE# Controlled Block-Erase Timing Diagram



Note: This device also supports CE# controlled Sector-Erase operation. The WE#and CE# signals are interchageable as long as minimum timings are met. (See Table 14)

SAX=Sector Address

 $\boldsymbol{X}$  can be  $\boldsymbol{V} \, \boldsymbol{IL} \, \boldsymbol{or} \, \boldsymbol{V} \, \boldsymbol{IH},$  but no other value.

Figure 8. WE# Controlled Sector-Erase Timing Diagram



Figure 9. Software ID Entry and Read



AC test inputs are driven at V IHT (0.9 VDD) for a logic "1" and VILT(0.1 VDD) for a logic "0". Measurement reference points for inputs and outpputs are V IT(0.5 VDD) and VOT(0.5 VDD). Input rise and fall times(10% - 90%) are <5ns

Note: VIT = Vinput Test
VoT = Voutput Test
VIHT = Vinput HIGH Test
VILT = Vinput LOW Test

Figure 10. AC Input/Output Reference Waveforms



Figure 11. A Test Load Example



Figure 12. Byte-Program Algorithm



Figure 13. Wait Options



Figure 14. Software ID Command Flowcharts



Figure 15. Erase Command Sequence