

# 2.7 V to 5.5 V, 500 µA, Rail-to-Rail Output Dual 16-Bit *nano*DAC™ in 10-Lead MSOP

**Preliminary Technical Data** 

AD5663

#### **FEATURES**

Low power dual 16-bit nanoDAC

10-lead MSOP and 3mmx3mm LFCSP package
Power-down to 480 nA @ 5 V, 100 nA @ 3 V

2.7 V to 5.5 V power supply
Guaranteed 16-bit monotonic by design
3 power-down functions
Hardware /LDAC and /CLR functions
Serial interface with Schmitt-triggered inputs
Rail-to-rail operation
SYNC interrupt facility

#### **APPLICATIONS**

Process control
Data acquisition systems
Portable battery-powered instruments
Digital gain and offset adjustment
Programmable voltage and current sources
Programmable attenuators

#### **GENERAL DESCRIPTION**

The AD5663, a member of the *nano*DAC family is a low power, dual, 16-bit buffered voltage-out DAC that operates from a single 2.7 V to 5.5 V supply and is guaranteed monotonic by design.

The AD5663 requires an external reference voltage to set the output range of the DAC. The part incorporates a power-on reset circuit that ensures the DAC output powers up to 0 V or midscale (AD5663-1) and remains there until a valid write takes place. The part contains a power-down feature that reduces the current consumption of the device to 480 nA at 5 V and provides software-selectable output loads while in power-down mode.

The low power consumption of this part in normal operation makes it ideally suited to portable battery-operated equipment. The power consumption is 3 mW at 5 V, going down to 2.4  $\mu$ W in power-down mode.

The AD5663's on-chip precision output amplifier allows rail-to-rail output swing to be achieved.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **RELATED DEVICES**

| Description                                    |
|------------------------------------------------|
| 3 V/5 V 14- 16-bit DAC with internal reference |
|                                                |

The AD5663 uses a versatile 3-wire serial interface that operates at clock rates up to 50 MHz, and is compatible with standard SPI\*, QSPI™, MICROWIRE™, and DSP interface standards.

#### **PRODUCT HIGHLIGHTS**

- 1. 16-bit DAC
- Available in 10-lead MSOP and 10-lead 3mmx3mm LFCSP package.
- 3. Low power. Typically consumes 1.5 mW at 3 V and 3 mW at 5 V.
- 4. 10 μs max settling time.

#### Rev. PrA

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **Preliminary Technical Data**

# AD5663

# **TABLE OF CONTENTS**

| Specifications                             |
|--------------------------------------------|
| Timing Characteristics                     |
| Absolute Maximum Ratings 6                 |
| ESD Caution                                |
| Pin Configuration and Function Description |
| Typical Performance Characteristics        |
| Terminology                                |
| Theory of Operation                        |
| D/A Section16                              |
| Resistor String                            |
| Output Amplifier                           |
| Serial Interface                           |
| Input Shift Register                       |

| SYNC Interrupt                                      | 17 |
|-----------------------------------------------------|----|
| Power-On Reset                                      | 17 |
| Power-Down Modes                                    | 18 |
| Microprocessor Interfacing                          | 21 |
| Applications                                        | 23 |
| Choosing a Reference for the AD5663                 | 23 |
| Using a Reference as a Power Supply for the AD5663  | 23 |
| Bipolar Operation Using the AD5663                  | 24 |
| Using AD5663 with a Galvanically Isolated Interface | 24 |
| Power Supply Bypassing and Grounding                | 25 |
| Outline Dimensions                                  | 26 |
| Ordanina Crida                                      | 25 |

#### **REVISION HISTORY**

Xx/05—Revision 0: Initial Version

# **SPECIFICATIONS**

 $(V_{DD} = +2.7 \ V \ to \ +5.5 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ V_{REF} = V_{DD}; \ all \ specifications \ T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted)$ Table 1.

| Parameter                             | A Grade <sup>3</sup> | B Grade <sup>3</sup> | Unit         | Conditions/Comments                                      |
|---------------------------------------|----------------------|----------------------|--------------|----------------------------------------------------------|
| STATIC PERFORMANCE <sup>1</sup>       |                      |                      |              |                                                          |
| Resolution                            | 16                   | 16                   | Bits min     |                                                          |
| Relative Accuracy                     | ±32                  | tbd                  | LSB max      |                                                          |
| Differential Nonlinearity             | ±1                   | ±1                   | LSB max      | Guaranteed Monotonic by Design.                          |
| Load Regulation                       | 2                    | 2                    | LSB/mA       | VDD=Vref=5V, Midscale lout=0mA to 15mA sourcing/sinking  |
|                                       |                      |                      | LSB/mA       | VDD=Vref=3V, Midscale lout=0mA to 7.5mA sourcing/sinking |
| Zero Code Error                       | +2                   | +2                   | mV typ       | All Zeroes Loaded to DAC Register                        |
|                                       | +10                  | +10                  | mV max       |                                                          |
| Offset Error                          | ±10                  | ±10                  | mV max       |                                                          |
| Full-Scale Error                      | -0.15                | -0.15                | % of FSR typ | All Ones Loaded to DAC Register.                         |
|                                       | -1                   | -1                   | % of FSR max |                                                          |
| Gain Error                            | ±1.5                 | ±1.5                 | % of FSR max |                                                          |
| Zero Code Error Drift <sup>2</sup>    | ±2                   | ±2                   | μV/°C typ    |                                                          |
| Gain Temperature Coefficient          | ±2.5                 | ±2.5                 | ppm typ      | of FSR/°C                                                |
| Offset Temperature Coefficient        | 1.7                  | 1.7                  | μV/°C typ    |                                                          |
| DC Power Supply Rejection Ratio       | -100                 | -100                 | dB typ       | DAC code = midscale; $V_{DD} = 5V \pm 10\%$              |
| DC Crosstalk <sup>6</sup>             | 10                   | 10                   | μV typ       | $R_L = 2 \text{ k. to GND or } V_{DD}$                   |
|                                       | 4.5                  | 4.5                  | μV/mA typ    | Due to Load current change                               |
|                                       | -10                  | -10                  | μV typ       | Due to Powering Down (per channel)                       |
| OUTPUT CHARACTERISTICS <sup>1</sup>   |                      |                      |              |                                                          |
| Output Voltage Range                  | 0                    | 0                    | V min        |                                                          |
|                                       | $ m V_{DD}$          | $ m V_{DD}$          | V max        |                                                          |
| Capacitive Load Stability             | 2                    | 2                    | nF typ       | R∟=∞                                                     |
|                                       | 10                   | 10                   | nF typ       | $R_L=2 k\Omega$                                          |
| DC Output Impedance                   | 0.5                  | 0.5                  | Ωtyp         |                                                          |
| Short Circuit Current                 | 30                   | 30                   | mA typ       | V <sub>DD</sub> =+5V                                     |
| Power-Up Time                         | 4                    | 4                    | μs typ       | Coming Out of Power-Down Mode. V <sub>DD</sub> =+5V      |
| REFERENCE INPUT                       |                      |                      |              |                                                          |
| Reference Input voltage               | $V_{ m DD}$          | $V_{ m DD}$          | V            | ±1% for specified performance                            |
| Reference Current                     | 40                   | 40                   | μA typ       | $V_{REF} = V_{DD} = 5 V$                                 |
| <del>-</del>                          | 75                   | 75                   | μA max       |                                                          |
| Reference Current                     | 30                   | 30                   | μA typ       | $V_{REF} = V_{DD} = 3.6 \text{ V}$                       |
|                                       | 50                   | 50                   | μA max       |                                                          |
| Reference Input Range                 | 0.75                 | 0.75                 | V min        |                                                          |
| . 5                                   | $V_{ m DD}$          | $V_{ m DD}$          | V max        |                                                          |
| Reference Input Impedance             | 150                  | 150                  | kΩ typ       | Per DAC channel                                          |
| LOGIC INPUTS <sup>2</sup>             |                      |                      |              |                                                          |
| Input Current                         | ±2                   | ±2                   | μA max       | All digital inputs                                       |
| V <sub>INL</sub> , Input Low Voltage  | 0.8                  | 0.8                  | V max        | V <sub>DD</sub> =+5 V, +3 V                              |
| V <sub>INH</sub> , Input High Voltage | 2                    | 2                    | V min        | $V_{DD} = +5 \text{ V}, +3 \text{ V}$                    |

<sup>&</sup>lt;sup>1</sup> Linearity calculated using a reduced code range: AD5663 ( Code 512 to code 65024);. Output unloaded. <sup>2</sup> Guaranteed by design and characterization, not production tested.

 $<sup>^3</sup>$ . Temperature Range: A grade (-40°C to +105°C); B grade (-40°C to +105°C);

# AD5663

| Parameter                              | A Grade <sup>3</sup> | B Grade <sup>3</sup> | Unit   | Conditions/Comments                                       |
|----------------------------------------|----------------------|----------------------|--------|-----------------------------------------------------------|
| Pin Capacitance                        | 3                    | 3                    | pF typ |                                                           |
| POWER REQUIREMENTS                     |                      |                      |        |                                                           |
| $V_{DD}$                               | 2.7                  | 2.7                  | V min  | All Digital Inputs at 0 or V <sub>DD</sub>                |
|                                        | 5.5                  | 5.5                  | V max  | DAC Active and Excluding Load Current                     |
| I <sub>DD</sub> (Normal Mode)          |                      |                      |        |                                                           |
| $V_{DD}$ =4.5 V to +5.5 V              | 0.6                  | 0.6                  | mA typ | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| $V_{DD}$ =4.5 V to +5.5 V              | 0.9                  | 0.9                  | mA max | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| $V_{DD}$ =2.7V to +3.6 V               | 0.5                  | 0.5                  | mA typ | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| $V_{DD}$ =2.7V to +3.6 V               | 0.7                  | 0.7                  | mA max | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| I <sub>DD</sub> (All Power-Down Modes) |                      |                      |        |                                                           |
| $V_{DD}$ =4.5 V to +5.5 V              | 0.48                 | 0.48                 | μA typ | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| $V_{DD}$ =4.5 V to +5.5 V              | 1                    | 1                    | μA max | V <sub>IH</sub> =V <sub>DD</sub> and V <sub>IL</sub> =GND |
| $V_{DD}=2.7V \text{ to } +3.6V$        | 0.1                  | 0.1                  | μA typ | $V_{IH}=V_{DD}$ and $V_{IL}=GND$                          |
| $V_{DD}$ =2.7V to +3.6V                | 1                    | 1                    | μA max | V <sub>IH</sub> =V <sub>DD</sub> and V <sub>IL</sub> =GND |
| POWER EFFICIENCY                       |                      |                      |        |                                                           |
| I <sub>OUT</sub> /I <sub>DD</sub>      | 90                   | 90                   | %      | $I_{LOAD}=2$ mA, $V_{DD}=+5$ V                            |

<sup>&</sup>lt;sup>4</sup> Output unloaded. <sup>5</sup> Reference input range at ambient where ±1 LSB max DNL specification is achievable.

# AC CHARACTERISTICS1

 $(V_{DD} = +2.7 \ V \ to \ +5.5 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ Vref = V_{DD}; \ all \ specifications \ T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted)$ 

| Parameter <sup>2</sup>           | Min | Тур | Max | Unit   | Conditions/Comments                            |
|----------------------------------|-----|-----|-----|--------|------------------------------------------------|
| Output Voltage Settling Time     |     | 8   | 10  | μs     | 1/4 to 3/4 scale settling to ±2LSB             |
| Settling Time for 1LSB Step      |     |     |     |        | _                                              |
| Slew Rate                        |     | 1.5 |     | V/µs   |                                                |
| Digital-to-Analog Glitch Impulse |     | 10  |     | nV-s   | 1 LSB Change Around Major Carry.               |
| Channel -to-Channel Isolation    |     | 100 |     | dB     |                                                |
| Digital Feedthrough              |     | 0.5 |     | nV-s   |                                                |
| Digital Crosstalk                |     | 0.5 |     | nV-s   |                                                |
| Analog Crosstalk                 |     | 1   |     | nV-s   |                                                |
| DAC-to-DAC Crosstalk             |     | 3   |     | nV-s   |                                                |
| Multiplying Bandwidth            |     | 200 |     | kHz    | $VREF = 2V \pm 0.1 V p-p.$                     |
| Total Harmonic Distortion        |     | -80 |     | dB     | VREF = $2V \pm 0.1 V$ p-p. Frequency = $10kHz$ |
| Output Noise Spectral Density    |     | 120 |     | nV/√Hz | DAC code=8400 <sub>H</sub> , 1kHz              |
|                                  |     | 100 |     | nV/√Hz | DAC code=8400 <sub>H</sub> , 10kHz             |
| Output Noise                     |     | 15  |     | μVр-р  | 0.1Hz to 10Hz;                                 |

NOTES

<sup>1</sup>Guaranteed by design and characterization; not production tested.

<sup>2</sup>See the Terminology section.

<sup>&</sup>lt;sup>3</sup>Temperature range (Y Version): -40°C to +125°C; typical at +25°C.

# TIMING CHARACTERISTICS

All input signals are specified with tr = tf = 1 ns/V (10% to 90% of  $V_{\rm DD}$ ) and timed from a voltage level of ( $V_{\rm IL} + V_{\rm IH}$ )/2.

See Figure 2.

( $V_{DD}$  = +2.7 V to +5.5 V; all specifications  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted)

|                             | Limit                                      | at T <sub>MIN</sub> , T <sub>MAX</sub>     |        |                                        |
|-----------------------------|--------------------------------------------|--------------------------------------------|--------|----------------------------------------|
| Parameter                   | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | Unit   | Conditions/Comments                    |
| t <sub>1</sub> <sup>1</sup> | 20                                         | 20                                         | ns min | SCLK Cycle Time                        |
| $t_2$                       | 11                                         | 9                                          | ns min | SCLK High Time                         |
| $t_3$                       | 9                                          | 9                                          | ns min | SCLK Low Time                          |
| t <sub>4</sub>              | 13                                         | 13                                         | ns min | SYNC to SCLK Falling Edge Setup Time   |
| <b>t</b> <sub>5</sub>       | 4                                          | 4                                          | ns min | Data Setup Time                        |
| <b>t</b> <sub>6</sub>       | 4                                          | 4                                          | ns min | Data Hold Time                         |
| <b>t</b> <sub>7</sub>       | 0                                          | 0                                          | ns min | SCLK Falling Edge to SYNC Rising Edge  |
| t <sub>8</sub>              | 25                                         | 20                                         | ns min | Minimum SYNC High Time                 |
| <b>t</b> <sub>9</sub>       | 13                                         | 13                                         | ns min | SYNC Rising Edge to SCLK Fall Ignore   |
| t <sub>10</sub>             | 0                                          | 0                                          | ns min | SCLK Falling Edge to SYNC Fall Ignore  |
| t <sub>11</sub>             | 20                                         | 20                                         | ns min | LDAC Pulsewidth Low                    |
| t <sub>12</sub>             | 20                                         | 20                                         | ns min | SCLK Falling Edge to LDAC Rising Edge  |
| t <sub>13</sub>             | 20                                         | 20                                         | ns min | /CLR Pulse Width Low                   |
| t <sub>14</sub>             | 0                                          | 0                                          | ns min | SCLK Falling Edge to LDAC Falling Edge |
| t <sub>14</sub>             | 100                                        | 100                                        | ns max | /CLR Pulse Activation time             |



Figure 2. Serial Write Operation

<sup>&</sup>lt;sup>1</sup> 3Maximum SCLK frequency is 50 MHz at  $V_{DD} = +2.7 \text{ V}$  to +5.5 V

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 2.

| 1 aute 2.                                 |                                            |
|-------------------------------------------|--------------------------------------------|
| Parameter                                 | Rating                                     |
| V <sub>DD</sub> to GND                    | −0.3 V to +7 V                             |
| Vout to GND                               | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| $V_{REF}$ to GND                          | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Digital Input Voltage to GND              | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Operating Temperature Range               |                                            |
| Industrial (A, B Version)                 | −40°C to +105°C                            |
| Storage Temperature Range                 | −65°C to +150°C                            |
| Junction Temperature (T <sub>2</sub> max) | 150°C                                      |
| Power Dissipation                         | $(T_J \max - T_A)/\theta_{JA}$             |
| LFCSP Package (4-Layer Board)             |                                            |
| $\theta_{JA}$ Thermal Impedance           | 61°C/W                                     |
| MSOP Package (4-Layer Board)              |                                            |
| $\theta_{JA}$ Thermal Impedance           | 142°C/W                                    |
| $\theta_{JC}$ Thermal Impedance           | 43.7°C/W                                   |
| Reflow Soldering Peak Temperature         |                                            |
| Pb-free                                   | 260°C± 5°C                                 |
|                                           |                                            |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# PIN CONFIGURATION AND FUNCTION DESCRIPTION



Figure 3. MSOP and LFCSP Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>OUT</sub> A | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                |
| 2       | V <sub>оит</sub> В | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                |
| 3       | GND                | Ground Reference Point for All Circuitry on the Part.                                                                                                                                                                                                                                                                                                                                                                                             |
| 4       | /LDAC              | Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows simultaneous update of all DAC outputs. Alternatively, this pin can be tied permanently low.                                                                                                                                                                                                                                 |
| 5       | CLR                | Asynchronous Clear Input. The CLR input is falling edge sensitive and Active low. While CLR is low all LDAC pulses are ignored. When CLR is activated, Zeroscale is loaded to All Input and DAC Registers. This clears the output to 0V. The part will exit Clear code mode on the 32 <sup>nd</sup> falling edge of the next write to the part. If CLR is activated during a write sequence the write will be aborted.                            |
| 6       | SYNC               | Level-Triggered Control Input (Active Low). This is the frame synchronization signal for the input data. When SYNC goes low, it enables the input shift register, and data is transferred in on the falling edges of the following clocks. The DAC is updated following the 24th clock cycle unless SYNC is taken high before this edge, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC. |
| 7       | SCLK               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates up to 50 MHz.                                                                                                                                                                                                                                                                                   |
| 8       | DIN                | Serial Data Input. This device has a 24-bit shift register. Data is clocked into the register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                                                      |
| 9       | $V_{DD}$           | Power Supply Input. These parts can be operated from 2.7 V to 5.5 V. $V_{DD}$ should be decoupled to GND.                                                                                                                                                                                                                                                                                                                                         |
| 10      | $V_{REF}$          | Reference Voltage Input.                                                                                                                                                                                                                                                                                                                                                                                                                          |

# TYPICAL PERFORMANCE CHARACTERISTICS

TBD

Figure 4. Typical INL Plot

Figure 5. Typical DNL Plot



Figure 6. Typical Total Unadjusted Error Plot



Figure 7. INL Error and DNL Error vs. Temperature



Figure 8. INL and DNL Error vs. VREF



Figure 9. INL and DNL Error vs. Supply



Figure 10. Gain Error and Full-Scale Error vs. Temperature

Figure 11. Zero-Scale and Offset Error vs. Temperature



Figure 12. Gain Error and Full-Scale Error vs. Supply



Figure 13. Zero-Scale and Offset Error vs. Supply



Figure 14.  $I_{DD}$  Histogram with  $V_{DD} = 5.5 V$ 



Figure 15. Headroom at Rails vs. Source and Sink Current



Figure 16. Supply Current vs. Code



Figure 17. Supply Current vs. Temperature

TBD

Figure 18. Supply Current vs. Supply Voltage

TBD

Figure 19. Supply Current vs. Logic Input Voltage

TBD

Figure 20. Full-Scale Settling Time, 3 V

**TBD** 

Figure 21. Full-Scale Settling Time, 5 V

**TBD** 

Figure 22. Power-On Reset to 0 V

Figure 23. Power-On Reset to Midscale

TBD

Figure 24. Exiting Power-Down to Midscale



Figure 25. Digital-to-Analog Glitch Impulse (Negative)



Figure 26. Digital-to-Analog Glitch Impulse (Positive)



Figure 27. Digital Feedthrough

TBD

Figure 28. Total Harmonic Distortion

Figure 29. Settling Time vs. Capacitive Load



Figure 30. 0.1 Hz to 10 Hz Output Noise Plot

Figure 31. Noise Spectral Density

### **TERMINOLOGY**

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 4.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 5.

#### **Zero-Code Error**

Zero-code error is a measurement of the output error when zero code (0x0000) is loaded to the DAC register. Ideally, the output should be 0 V. The zero-code error is always positive in the AD5663 because the output of the DAC cannot go below 0 V. It is due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in mV. A plot of zero-code error vs. temperature can be seen in Figure 11.

#### **Full-Scale Error**

Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output should be  $V_{\rm DD}-1$  LSB. Full-scale error is expressed in percent of full-scale range. A plot of full-scale error vs. temperature can be seen in Figure 10.

#### Gain Error

This is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal expressed as a percent of the full-scale range.

#### **Total Unadjusted Error (TUE)**

Total unadjusted error is a measurement of the output error, taking all the various errors into account. A typical TUE vs. code plot can be seen in Figure 6.

#### **Zero-Code Error Drift**

This is a measurement of the change in zero-code error with a change in temperature. It is expressed in  $\mu V/^{\circ}C$ .

#### **Gain Temperature Coefficient**

This is a measurement of the change in gain error with changes in temperature. It is expressed in (ppm of full-scale range)/°C.

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\,\rm OUT}$  (actual) and  $V_{\rm OUT}$  (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5663 with code 512 loaded in the DAC register. It can be negative or positive.

#### DC Power Supply Rejection Ratio (PSRR)

This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{\text{OUT}}$  to a change in  $V_{\text{DD}}$  for full-scale output of the DAC. It is measured in dB.  $V_{\text{REF}}$  is held at 2 V, and  $V_{\text{DD}}$  is varied by  $\pm 10\%$ .

#### **Output Voltage Settling Time**

This is the amount of time it takes for the output of a DAC to settle to a specified level for a  $\frac{1}{4}$  to  $\frac{3}{4}$  full-scale input change and is measured from the  $24^{th}$  falling edge of SCLK.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s, and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x10000). See Figure 25 and Figure 26.

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-s, and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### **Total Harmonic Distortion (THD)**

This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB.

#### **Noise Spectral Density**

This is a measurement of the internally generated random noise. Random noise is characterized as a spectral density (voltage per  $\sqrt{\text{Hz}}$ ). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in nV/ $\sqrt{\text{Hz}}$ . A plot of Noise Spectral Density can be seen in Figure 31.

#### DC Crosstalk

This is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC kept at midscale. It is expressed in  $\mu V$ .

#### Channel-to-Channel Isolation

This is the ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of another DAC. It is measured in dB.

#### **Digital Crosstalk**

This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and

vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-s.

#### **Analog Crosstalk**

This is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa) while keeping *LDAC* high. Then pulse *LDAC* low and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-s.

#### **DAC-to-DAC Crosstalk**

This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another

DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) with LDAC low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-s.

#### **Multiplying Bandwidth**

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

### THEORY OF OPERATION

#### D/A SECTION

The AD5663 DAC is fabricated on a CMOS process. The architecture consists of a string DAC followed by an output buffer amplifier. Figure 32 shows a block diagram of the DAC architecture.



Figure 32. DAC Architecture

Since the input coding to the DAC is straight binary, the ideal output voltage is given by

$$V_{OUT} = V_{REF} \times \left(\frac{D}{65,536}\right)$$

where *D* is the decimal equivalent of the binary code that is loaded to the DAC register. It can range from 0 to 65535.

#### **RESISTOR STRING**

The resistor string section is shown in Figure 33. It is simply a string of resistors, each of value R. The code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.



Figure 33. Resistor String

#### **OUTPUT AMPLIFIER**

The output buffer amplifier can generate rail-to-rail voltages on its output, which gives an output range of 0 V to  $V_{\rm DD}.$  It can drive a load of 2  $k\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in Figure 15. The slew rate is 1.5 V/µs with a  $^{1}\!\!/4$  to  $^{3}\!\!/4$  full-scale settling time of 10 µs.

#### **SERIAL INTERFACE**

The AD5663 has a 3-wire serial interface (SYNC, SCLK, and DIN) that is compatible with SPI, QSPI, and MICROWIRE interface standards as well as with most DSPs. See **Error! Reference source not found.** for a timing diagram of a typical write sequence.

The write sequence begins by bringing the SYNC line low. Data from the DIN line is clocked into the 24-bit shift register on the falling edge of SCLK. The serial clock frequency can be as high as 50 MHz, making the AD5663 compatible with high speed DSPs. On the 24th falling clock edge, the last data bit is clocked in and the programmed function is executed, that is, a change in DAC register contents and/or a change in the mode of operation. At this stage, the SYNC line can be kept low or be brought high. In either case, it must be brought high for a minimum of 33 ns before the next write sequence so that a falling edge of SYNC can initiate the next write sequence. Since the SYNC buffer draws more current when  $V_{\rm IN}$  = 2.0 V than it does when  $V_{\rm IN}$  = 0.10 V, SYNC should be idled low between write sequences for even lower power operation. As mentioned previously it must, however, be brought high again just before the next write sequence.

#### **INPUT SHIFT REGISTER**

The input shift register is 24 bits wide (see Figure 34). The first two bits are don't cares. The next three are the Command bits C2 – C0, (see Table 1) ) followed by the 3-bit DAC address A2-A0, (see Table 2) and finally the 16-bit data word. These are transferred to the DAC register on the 24<sup>th</sup> falling edge of SCLK.

#### **SYNC INTERRUPT**

In a normal write sequence, the SYNC line is kept low for at least 24 falling edges of SCLK, and the DAC is updated on the 24<sup>th</sup> falling edge. However, if SYNC is brought high before the 24<sup>th</sup> falling edge, this acts as an interrupt to the write sequence. The shift register is reset and the write sequence is seen as invalid. Neither an update of the DAC register contents nor a change in the operating mode occurs (see Figure 35).

#### **POWER-ON RESET**

The AD5663 family contains a power-on reset circuit that controls the output voltage during power-up. The AD5663 DAC outputs power up to 0 V and the AD5663-1 powers-up to midscale and the output remains there until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up. Any events on  $\overline{\text{LDAC}}$  or  $\overline{\text{CLR}}$ during power-on-reset are ignored.

#### **SOFTWARE RESET**

The AD5663 contains a Software Reset function. Command 101 is reserved for the Software Reset function, see Table 1. The Software Reset command contains two reset modes that are software-programmable by setting bit DB0 in the control register. Table 5 shows how the state of the bit corresponds to the mode of operation of the device.

Table 4. Software Reset Modes for the AD5663

| Software Reset Mode |                                   |  |  |
|---------------------|-----------------------------------|--|--|
| DB0                 | Registers reset to zero           |  |  |
| 0                   | DAC Register                      |  |  |
|                     | DAC Register Input Register       |  |  |
| 1 (Power-on -Reset) | DAC Register                      |  |  |
|                     | Input Register                    |  |  |
|                     | /LDAC Register Powerdown Register |  |  |
|                     | Powerdown Register                |  |  |



Figure 34. Input Register Contents



Figure 35. SYNC Interrupt Facility

| C2 | C1 | C0 | Command                               |
|----|----|----|---------------------------------------|
| 0  | 0  | 0  | Write to Input Register n             |
| 0  | 0  | 1  | Update DAC Register n                 |
| 0  | 1  | 0  | Write to Input Register n, Update All |
| 0  | 1  | 1  | Write to and Update DAC channel n     |
| 1  | 0  | 0  | Power Down DAC (Power-up)             |
| 1  | 0  | 1  | Reset (Power-on-Reset)                |
| 1  | 1  | 0  | Load LDAC Register                    |
| 1  | 1  | 1  | Reserved                              |

**Table 1. Command Definition** 

| A2 | A1 | A0 | ADDRESS (n) |
|----|----|----|-------------|
| 0  | 0  | 0  | DAC A       |
| 0  | 0  | 1  | DAC B       |
| 0  | 1  | 0  | Reserved    |
| 0  | 1  | 1  | Reserved    |
| 1  | 1  | 1  | All DACs    |

Table 2. Address Command

#### **POWER-DOWN MODES**

The AD5663 contains four separate modes of operation. Command 100 is reserved for the Power-Down function. See Table 1. These modes are software-programmable by setting two bits (DB5 and DB4) in the control register. Table 6 shows how the state of the bits corresponds to the mode of operation of the device. Any or all DACs, (DacB and DacA) may be powered down to the selected mode by setting the corresponding 2 bits (DB1 and DB0) to a "1". By executing the same Command 100, any combination of DACs may be powered up by setting the bits (DB5 and DB4) to Normal Operation mode. Again, to select which combination of DAC channels to power-up set the corresponding 2 bits (DB1 and DB0) to a "1". See Table 7 for contents of the Input Shift Register during power down/up operation.

The DAC output will power-up to the value in the input register while /LDAC is low. If /LDAC is high, the DAC ouput will power-up to the value held in the DAC register before power-down.

Table 5. Modes of Operation for the AD5663

| DB5 | DB4 | Operating Mode   |
|-----|-----|------------------|
| 0   | 0   | Normal Operation |
|     |     | Power-Down Modes |
| 0   | 1   | 1 kΩ to GND      |
| 1   | 0   | 100 kΩ to GND    |
| 1   | 1   | Three-State      |

| MSB               |      |      |                          |               |      |                |               |      |           |     |                                                    |                         | LSB  |
|-------------------|------|------|--------------------------|---------------|------|----------------|---------------|------|-----------|-----|----------------------------------------------------|-------------------------|------|
| DB23<br>-<br>DB22 | DB21 | DB20 | DB19                     | DB18          | DB17 | DB16           | DB15—<br>DB6  | DB5  | DB4       | DB3 | DB2                                                | DB1                     | DB0  |
| х                 | 1    | 0    | 0                        | х             | х    | х              | х             | PD1  | PD0       | х   | х                                                  | DacB                    | DacA |
| Don't<br>Cares    |      |      | ADDRESS B<br>Don't cares | ITS (A2 – A0) |      | Don't<br>Cares | Power<br>Mode | Down | Don't Cal | res | Power Do<br>Channel S<br>– Set Bit t<br>select cha | Selection<br>o a "1" to |      |

Table 7. 24-Bit Input Shift Register Contents of Power Up/Down Function

When both bits are set to 0, the part works normally with its normal power consumption of 500  $\mu$ A at 5 V. However, for the three power-down modes, the supply current falls to 480 nA at 5 V (100 nA at 3 V). Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the part is known while the part is in power-down mode. The outputs can either be connected internally to GND through a 1 k $\Omega$  or 100 k $\Omega$  resistor, or left open-circuited (three-state) (see Figure 36).



Figure 36. Output Stage During Power-Down

The bias generator, the output amplifier, the resistor string, and other associated linear circuitry are shut down when power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power-down is typically 4  $\mu$ s for  $V_{DD} = 5$  V and for  $V_{DD} = 3$  V (see Figure 24).

# AD5663

#### LDAC FUNCTION

The outputs of all DACs may be updated simultaneously using the hardware /LDAC pin.

**Synchronous LDAC:** The DAC registers are updated after new data is read in on the falling edge of the 24th SCLK pulse. *LDAC* can be permanently low or pulsed as in Figure 1.

**Asynchronous LDAC:** The outputs are not updated at the same time that the input registers are written to. When LDAC goes low, the DAC registers are updated with the contents of the input register.

Alternatively, a software  $\overline{\text{LDAC}}$  function is available. Command 010 is reserved f or this software  $\overline{\text{LDAC}}$  function - write to input register n and update all.

An  $\overline{LDAC}$  register gives the user extra flexibility and control over the hardware  $\overline{LDAC}$  pin. This register allows the user to select which combination of channels to simultaneously update when the hardware  $\overline{LDAC}$  pin is executed. Setting the  $\overline{LDAC}$  bit register to a "0" for a DAC channel means that this channels' update will be controlled by the  $\overline{LDAC}$  pin. If this bit is set to a "1" then this channel will synchronously update, that is the DAC register is updated after new data is read in regardless of the state of the /LDAC pin It effectively sees the  $\overline{LDAC}$  pin as being pulled low. See Table 8 for the  $\overline{LDAC}$  register mode of operation. This flexibility is useful in applications where the user wants to simultaneously update select channels while the rest of the channels are synchronously updating

Writing to the DAC using command 110,loads the 2-bit /LDAC register (DB1-DB0) The default for each channel is "0" ie  $\overline{\text{LDAC}}$  pin works normally. Setting the bits to a "1" means the  $\overline{\text{DAC}}$  channel will be updated regardless of the state of the  $\overline{\text{LDAC}}$  pin. See Table 9 for contents of the Input Shift Register during the load  $\overline{\text{LDAC}}$  register mode of operation.

| Load DAC Register |                |                                                                               |
|-------------------|----------------|-------------------------------------------------------------------------------|
| DBO)              | LDAC PIN       | LDAC Operation                                                                |
| 0                 | 1/0            | Determined by LDAC pin                                                        |
| 1                 | x – Don't Care | DAC channels will update, overwriting the LDACpin. DAC channels see LDAC as 0 |

**Table 8. LDAC Register Definition** 

| MSB               |      |      |                             |             |      |             |                                   |                | LSB  |
|-------------------|------|------|-----------------------------|-------------|------|-------------|-----------------------------------|----------------|------|
| DB23<br>-<br>DB22 | DB21 | DB20 | DB19                        | DB110       | DB17 | DB16        | DB15 - DB2                        | DB1            | DB0  |
| х                 | 1    | 1    | 0                           | х           | х    | х           | х                                 | DacB           | DacA |
| Don't<br>Cares    | , ,  |      | ADDRESS BITS<br>Don't cares | 5 (A3 – A0) | 1    | Don't Cares | Setting /LDAC bit to<br>/LDAC pin | "1" overwrites |      |

Table 9. 24-Bit Input Shift Register Contents for /LDAC Overwrite Function

#### MICROPROCESSOR INTERFACING

#### AD5663 to Blackfin® ADSP-BF53X Interface

Figure 37 shows a serial interface between the AD5663 and the Blackfin ADSP-BF53X microprocessor. The ADSP-BF53X processor family incorporates two dual-channel synchronous serial ports, SPORT1 and SPORT0, for serial and multiprocessor communications. Using SPORT0 to connect to the AD5663, the setup for the interface is as follows. DT0PRI drives the DIN pin of the AD5663, while TSCLK0 drives the SCLK of the part. The SYNC is driven from TFS0.



Figure 37. AD5663 to Blackfin ADSP-BF53X Interface

#### AD5663 to 68HC11/68L11 Interface

Figure 38 shows a serial interface between the AD5663 and the 68HC11/68L11 microcontroller. SCK of the 68HC11/68L11 drives the SCLK of the AD5663, while the MOSI output drives the serial data line of the DAC.

The SYNC signal is derived from a port line (PC7). The setup conditions for correct operation of this interface are as follows. The 68HC11/68L11 is configured with its CPOL bit as a 0 and its CPHA bit as a 1. When data is being transmitted to the DAC, the SYNC line is taken low (PC7). When the 68HC11/68L11 is configured as described above, data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the 68HC11/68L11 is transmitted in 10-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. In order to load data to the AD5663, PC7 is left low after the first eight bits are transferred, and a second serial write operation is performed to the DAC; PC7 is taken high at the end of this procedure.



\*ADDITIONAL PINS OMITTED FOR CLARITY

Figure 38. AD5663 to 68HC11/68L11 Interface

#### AD5663 to 80C51/80L51 Interface

Figure 39 shows a serial interface between the AD5663 and the 80C51/80L51 microcontroller. The setup for the interface is as follows. TXD of the 80C51/80L51 drives SCLK of the AD5663, while RXD drives the serial data line of the part. The SYNC signal is again derived from a bit-programmable pin on the port. In this case, port line P3.3 is used. When data is to be transmitted to the AD5663, P3.3 is taken low. The 80C51/80L51 transmits data in 10-bit bytes only; thus only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. P3.3 is taken high following the completion of this cycle. The 80C51/80L51 outputs the serial data in a format that has the LSB first. The AD5663 must receive data with the MSB first. The 80C51/80L51 transmit routine should take this into account.



\*ADDITIONAL PINS OMITTED FOR CLARITY

Figure 39. AD5663 to 80C51/80L51 Interface

#### AD5663 to MICROWIRE Interface

Figure 40 shows an interface between the AD5663 and any MICROWIRE-compatible device. Serial data is shifted out on the falling edge of the serial clock and is clocked into the AD5663 on the rising edge of the SK.



\*ADDITIONAL PINS OMITTED FOR CLARITY

Figure 40. AD5663 to MICROWIRE Interface

## **APPLICATIONS**

#### **CHOOSING A REFERENCE FOR THE AD5663**

To achieve the optimum performance from the AD5663, thought should be given to the choice of a precision voltage reference. The AD5663 has only one reference input,  $V_{\text{REF}}$ . The voltage on the reference input is used to supply the positive input to the DAC. Therefore any error in the reference is reflected in the DAC.

When choosing a voltage reference for high accuracy applications, the sources of error are initial accuracy, ppm drift, long term drift, and output voltage noise. Initial accuracy on the output voltage of the DAC leads to a full-scale error in the DAC. To minimize these errors, a reference with high initial accuracy is preferred. Also, choosing a reference with an output trim adjustment, such as the ADR423, allows a system designer to trim system errors out by setting a reference voltage to a voltage other than the nominal. The trim adjustment can also be used at temperature to trim out any error.

Long-term drift is a measurement of how much the reference drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable during its entire lifetime.

The temperature coefficient of a reference's output voltage affect INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce temperature dependence of the DAC output voltage in ambient conditions.

In high accuracy applications, which have a relatively low noise budget, reference output voltage noise needs to be considered. It is important to choose a reference with as low an output noise voltage as practical for the system noise resolution required. Precision voltage references such as the ADR425 produce low output noise in the 0.1 Hz to10 Hz range. Examples of recommended precision references for use as supply to the AD5663 are shown in the Table 6.

# USING A REFERENCE AS A POWER SUPPLY FOR THE AD5663

Because the supply current required by the AD5663 is extremely low, an alternative option is to use a voltage reference to supply the required voltage to the part (see Figure 41). This is especially useful if the power supply is quite noisy, or if the system supply voltages are at some value other than 5 V or 3 V, for example, 15 V. The voltage reference outputs a steady supply voltage for the AD5663; see Table 6 for a suitable reference. If the low dropout REF195 is used, it must supply 500  $\mu A$  of current to the AD5663, with no load on the output of the DAC. When the DAC output is loaded, the REF195 also needs to supply the current to the load. The total current required (with a 5  $k\Omega$  load on the DAC output) is

$$500 \,\mu\text{A} + (5 \,\text{V}/5 \,\text{k}\Omega) = 1.5 \,\text{mA}$$

The load regulation of the REF195 is typically 2 ppm/mA, which results in a 3 ppm (15  $\mu$ V) error for the 1.5 mA current drawn from it. This corresponds to a 0.196 LSB error.



Figure 41. REF195 as Power Supply to the AD5663

Table 6. Partial List of Precision References for Use with the AD5663

| Part No. | Initial Accuracy (mV max) | Temp Drift (ppm°C max) | 0.1 Hz to 10 Hz Noise (μV p-p typ) | V <sub>OUT</sub> (V) |
|----------|---------------------------|------------------------|------------------------------------|----------------------|
| ADR425   | ±2                        | 3                      | 3.4                                | 5                    |
| ADR395   | ±6                        | 25                     | 5                                  | 5                    |
| REF195   | ±2                        | 5                      | 50                                 | 5                    |
| AD780    | ±2                        | 3                      | 4                                  | 2.5/3                |
| ADR423   | ±2                        | 3                      | 3.4                                | 3                    |

#### **BIPOLAR OPERATION USING THE AD5663**

The AD5663 has been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 42. The circuit gives an output voltage range of  $\pm 5$  V. Rail-to-rail operation at the amplifier output is achievable using an AD1020 or an OP295 as the output amplifier.

The output voltage for any input code can be calculated as follows:

$$V_{O} = \left[ V_{DD} \times \left( \frac{D}{65,536} \right) \times \left( \frac{R1 + R2}{R1} \right) - V_{DD} \times \left( \frac{R2}{R1} \right) \right]$$

where *D* represents the input code in decimal (0 to 65535). With  $V_{DD} = 5 \text{ V}$ ,  $R1 = R2 = 10 \text{ k}\Omega$ ,

$$V_{\rm O} = \left(\frac{10 \times D}{65,536}\right) - 5 \text{ V}$$

This is an output voltage range of  $\pm 5$  V, with 0x0000 corresponding to a -5 V output, and 0xFFFF corresponding to a +5 V output.



Figure 42. Bipolar Operation with the AD5663

# **USING AD5663 WITH A GALVANICALLY ISOLATED INTERFACE**

In process-control applications in industrial environments, it is often necessary to use a galvanically isolated interface to protect and isolate the controlling circuitry from any hazardous common-mode voltages that might occur in the area where the DAC is functioning. *i*Coupler<sup>®</sup> provides isolation in excess of 2.5 kV. The AD5663 use a 3-wire serial logic interface, so the ADuM1300 three-channel digital isolator provides the required isolation (see Figure 43). The power supply to the part also needs to be isolated, which is done by using a transformer. On the DAC side of the transformer, a 5 V regulator provides the 5 V supply required for the AD5663.



Figure 43. AD5663 with a Galvanically Isolated Interface

#### POWER SUPPLY BYPASSING AND GROUNDING

When accuracy is important in a circuit, it is helpful to carefully consider the power supply and ground return layout on the board. The printed circuit board containing the AD5663 should have separate analog and digital sections, each having its own area of the board. If the AD5663 is in a system where other devices require an AGND-to-DGND connection, the connection should be made at one point only. This ground point should be as close as possible to the AD5663.

The power supply to the AD5663 should be bypassed with 10  $\mu F$  and 0.1  $\mu F$  capacitors. The capacitors should be located as close as possible to the device, with the 0.1  $\mu F$  capacitor ideally right up against the device. The 10  $\mu F$  capacitors are the tantalum bead type. It is important that the 0.1  $\mu F$  capacitor has low effective series resistance (ESR) and effective series inductance (ESI), for example, common ceramic types of capacitors. This

 $0.1~\mu F$  capacitor provides a low impedance path to ground for high frequencies caused by transient currents due to internal logic switching.

The power supply line itself should have as large a trace as possible to provide a low impedance path and to reduce glitch effects on the supply line. Clocks and other fast switching digital signals should be shielded from other parts of the board by digital ground. Avoid crossover of digital and analog signals if possible. When traces cross on opposite sides of the board, ensure that they run at right angles to each other to reduce feedthrough effects through the board. The best board layout technique is the microstrip technique where the component side of the board is dedicated to the ground plane only and the signal traces are placed on the solder side. However, this is not always possible with a 2-layer board.

# **OUTLINE DIMENSIONS**



Figure 44. . 10-Lead Lead Frame Chip Scale Package (CP-10-9) Dimensions shown in millimeters



Figure 45. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters

### **ORDERING GUIDE**

|              |                   | Package       | Package | Power-On   |             |
|--------------|-------------------|---------------|---------|------------|-------------|
| Model        | Temperature Range | Description   | Option  | Reset Code | Acurracy    |
| AD5663ARMZ   | −40°C to +105°C   | 10-lead MSOP  | RM-10   | Zero       | ±32 LSB INL |
| AD5663BRMZ   | -40°C to +105°C   | 10-lead MSOP  | RM-10   | Zero       | ±16 LSB INL |
| AD5663BRMZ-1 | -40°C to +105°C   | 10-lead MSOP  | RM-10   | Midscale   | ±16 LSB INL |
| AD5663BCPZ   | -40°C to +105°C   | 10-lead LFCSP | CP-10   | Zero       | ±16 LSB INL |

AD5663 Preliminary Technical Data

NOTES

# **NOTES**