

## High Speed, Low Noise Video Op Amp

AD829

FEATURES
High Speed
120 MHz Bandwidth, Gain = -1
230 V/μs Slew Rate
90 ns Settling Time to 0.1%
Ideal for Video Applications
0.02% Differential Gain
0.04° Differential Phase

Low Noise

1.7 nV/√Hz Input Voltage Noise 1.5 pA/√Hz Input Current Noise

**Excellent DC Precision** 

1 mV max Input Offset Voltage (Over Temp) 0.3  $\mu$ V/°C Input Offset Drift

**Flexible Operation** 

Specified for  $\pm 5$  V to  $\pm 15$  V Operation  $\pm 3$  V Output Swing into a 150  $\Omega$  Load External Compensation for Gains 1 to 20

5 mA Supply Current

Available in Tape and Reel in Accordance with EIA-481A Standard

### PRODUCT DESCRIPTION

The AD829 is a low noise  $(1.7 \text{ nV/}\sqrt{\text{Hz}})$ , high speed op amp with custom compensation that provides the user with gains from  $\pm 1$  to  $\pm 20$  while maintaining a bandwidth greater than 50 MHz. The AD829's 0.04° differential phase and 0.02% differential gain performance at 3.58 MHz and 4.43 MHz, driving reverse-terminated 50  $\Omega$  or 75  $\Omega$  cables, makes it ideally suited for professional video applications. The AD829 achieves its 230 V/ $\mu$ s uncompensated slew rate and 750 MHz gain bandwidth product while requiring only 5 mA of current from the power supplies.

The AD829's external compensation pin gives it exceptional versatility. For example, compensation can be selected to optimize the bandwidth for a given load and power supply voltage. As a gain-of-two line driver, the -3 dB bandwidth can be increased to 95 MHz at the expense of 1 dB of peaking. In addition, the AD829's output can also be clamped at its external compensation pin.

The AD829 has excellent dc performance. It offers a minimum open-loop gain of 30 V/mV into loads as low as 500  $\Omega$ , low input voltage noise of 1.7 nV/ $\sqrt{\rm Hz}$ , and a low input offset voltage of 1 mV maximum. Common-mode rejection and power supply rejection ratios are both 120 dB.

The AD829 is also useful in multichannel, high speed data conversion where its fast (90 ns to 0.1%) settling time is of importance. In such applications, the AD829 serves as an input buffer for 8-to-10-bit A/D converters and as an output I/V converter for high speed D/A converters.

### REV. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### CONNECTION DIAGRAMS

8-Lead Plastic Mini-DIP (N), Cerdip (Q) and SOIC (R) Packages



### 20-Lead LCC Pinout



The AD829 provides many of the same advantages that a transimpedance amplifier offers, while operating as a traditional voltage feedback amplifier. A bandwidth greater than 50 MHz can be maintained for a range of gains by changing the external compensation capacitor. The AD829 and the transimpedance amplifier are both unity gain stable and provide similar voltage noise performance (1.7 nV/Hz). However, the current noise of the AD829 (1.5 pA/Hz) is less than 10% of the noise of transimpedance amps. Furthermore, the inputs of the AD829 are symmetrical.

### PRODUCT HIGHLIGHTS

- 1. Input voltage noise of 2 nV/√Hz, current noise of 1.5 pA/ √Hz and 50 MHz bandwidth, for gains of 1 to 20, make the AD829 an ideal preamp.
- 2. Differential phase error of 0.04° and a 0.02% differential gain error, at the 3.58 MHz NTSC and 4.43 MHz PAL and SECAM color subcarrier frequencies, make it an outstanding video performer for driving reverse-terminated 50  $\Omega$  and 75  $\Omega$  cables to  $\pm 1$  V (at their terminated end).
- 3. The AD829 can drive heavy capacitive loads.
- 4. Performance is fully specified for operation from  $\pm 5$  V to  $\pm 15$  V supplies.
- 5. Available in plastic, cerdip, and small outline packages. Chips and MIL-STD-883B parts are also available.

# AD829—SPECIFICATIONS (@ $T_A = +25^{\circ}C$ and $V_S = \pm 15$ V dc, unless otherwise noted)

| Model                                                                                                                               | Conditions                                                                                                                                                                                                                                                                   | $\mathbf{v_s}$                                       | Min                    | AD829J/A                                | AR<br>Max    | A<br>Min               | D829A(<br>Typ                           | Q/S<br>Max | Units                                        |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------|-----------------------------------------|--------------|------------------------|-----------------------------------------|------------|----------------------------------------------|
| INPUT OFFSET VOLTAGE                                                                                                                | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                                                                                       | ±5 V, ±15 V                                          |                        | 0.2                                     | 1<br>1       |                        | 0.1                                     | 0.5<br>0.5 | mV<br>mV                                     |
| Offset Voltage Drift                                                                                                                |                                                                                                                                                                                                                                                                              | ±5 V, ±15 V                                          |                        | 0.3                                     |              |                        | 0.3                                     |            | μV/°C                                        |
| INPUT BIAS CURRENT                                                                                                                  | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                                                                                       | ±5 V, ±15 V                                          |                        | 3.3                                     | 7<br>8.2/9.5 |                        | 3.3                                     | 7<br>9.5   | μ <b>Α</b><br>μ <b>Α</b>                     |
| INPUT OFFSET CURRENT                                                                                                                | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                                                                                       | ±5 V, ±15 V                                          |                        | 50                                      | 500<br>500   |                        | 50                                      | 500<br>500 | nA<br>nA                                     |
| Offset Current Drift                                                                                                                | WIII WIII                                                                                                                                                                                                                                                                    | ±5 V, ±15 V                                          |                        | 0.5                                     |              |                        | 0.5                                     |            | nA/°C                                        |
| OPEN-LOOP GAIN                                                                                                                      | $\begin{aligned} V_{O} &= \pm 2.5 \text{ V} \\ R_{LOAD} &= 500 \ \Omega \\ T_{MIN} \text{ to } T_{MAX} \\ R_{LOAD} &= 150 \ \Omega \\ V_{OUT} &= \pm 10 \text{ V} \\ R_{LOAD} &= 1 \text{ k}\Omega \\ T_{MIN} \text{ to } T_{MAX} \\ R_{LOAD} &= 500 \ \Omega \end{aligned}$ | ±5 V<br>±15 V                                        | 30<br>20<br>50<br>20   | 65<br>40<br>100<br>85                   |              | 30<br>20<br>50<br>20   | 65<br>40<br>100<br>85                   |            | V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV |
| DYNAMIC PERFORMANCE Gain Bandwidth Product Full Power Bandwidth <sup>1, 2</sup>                                                     | $V_O = 2 \text{ V p-p}$ $R_{LOAD} = 500 \Omega$ $V_O = 20 \text{ V p-p}$                                                                                                                                                                                                     | ±5 V<br>±15 V<br>±5 V                                |                        | 600<br>750<br>25                        |              |                        | 600<br>750<br>25                        |            | MHz<br>MHz<br>MHz                            |
| Slew Rate <sup>2</sup>                                                                                                              | $R_{LOAD} = 1 \text{ k}\Omega$ $R_{LOAD} = 500 \Omega$ $R_{LOAD} = 1 \text{ k}\Omega$                                                                                                                                                                                        | ±15 V<br>±5 V<br>±15 V                               |                        | 3.6<br>150<br>230                       |              |                        | 3.6<br>150<br>230                       |            | MHz<br>V/μs<br>V/μs                          |
| Settling Time to 0.1%                                                                                                               | $A_V = -19$<br>-2.5  V to  +2.5  V<br>10  V Step                                                                                                                                                                                                                             | ±5 V<br>±15 V                                        |                        | 65<br>90                                |              |                        | 65<br>90                                |            | ns<br>ns                                     |
| Phase Margin <sup>2</sup>                                                                                                           | $C_{LOAD} = 10 \text{ pF}$<br>$R_{LOAD} = 1 \text{ k}\Omega$                                                                                                                                                                                                                 | ±15 V                                                |                        | 60                                      |              |                        | 60                                      |            | Degrees                                      |
| DIFFERENTIAL GAIN ERROR <sup>3</sup>                                                                                                | $R_{LOAD} = 100 \Omega$<br>$C_{COMP} = 30 \text{ pF}$                                                                                                                                                                                                                        | ±15 V                                                |                        | 0.02                                    |              |                        | 0.02                                    |            | %                                            |
| DIFFERENTIAL PHASE ERROR <sup>3</sup>                                                                                               | $R_{LOAD} = 100 \Omega$<br>$C_{COMP} = 30 \text{ pF}$                                                                                                                                                                                                                        | ±15 V                                                |                        | 0.04                                    |              |                        | 0.04                                    |            | Degrees                                      |
| COMMON-MODE REJECTION                                                                                                               | $V_{CM} = \pm 2.5 \text{ V}$ $V_{CM} = \pm 12 \text{ V}$ $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                              | ±5 V<br>±15 V                                        | 100<br>100<br>96       | 120<br>120                              |              | 100<br>100<br>96       | 120<br>120                              |            | dB<br>dB<br>dB                               |
| POWER SUPPLY REJECTION                                                                                                              | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$ $T_{MIN} \text{ to } T_{MAX}$                                                                                                                                                                                                 |                                                      | 98<br>94               | 120                                     |              | 98<br>94               | 120                                     |            | dB<br>dB                                     |
| INPUT VOLTAGE NOISE                                                                                                                 | f = 1 kHz                                                                                                                                                                                                                                                                    | ±15 V                                                |                        | 1.7                                     | 2            |                        | 1.7                                     | 2          | nV/√Hz                                       |
| INPUT CURRENT NOISE                                                                                                                 | f = 1 kHz                                                                                                                                                                                                                                                                    | ±15 V                                                |                        | 1.5                                     |              |                        | 1.5                                     |            | pA/√Hz                                       |
| INPUT COMMON-MODE<br>VOLTAGE RANGE                                                                                                  |                                                                                                                                                                                                                                                                              | ±5 V<br>±15 V                                        |                        | +4.3<br>-3.8<br>+14.3<br>-13.8          |              |                        | +4.3<br>-3.8<br>+14.3<br>-13.8          |            | V<br>V<br>V                                  |
| OUTPUT VOLTAGE SWING  Short Circuit Current                                                                                         | $\begin{aligned} R_{LOAD} &= 500 \ \Omega \\ R_{LOAD} &= 150 \ \Omega \\ R_{LOAD} &= 50 \ \Omega \\ R_{LOAD} &= 1 \ k\Omega \\ R_{LOAD} &= 500 \ \Omega \end{aligned}$                                                                                                       | ±5 V<br>±5 V<br>±5 V<br>±15 V<br>±15 V<br>±5 V,±15 V | 3.0<br>2.5<br>12<br>10 | 3.6<br>3.0<br>1.4<br>13.3<br>12.2<br>32 |              | 3.0<br>2.5<br>12<br>10 | 3.6<br>3.0<br>1.4<br>13.3<br>12.2<br>32 |            | ±V<br>±V<br>±V<br>±V<br>±V<br>mA             |
| INPUT CHARACTERISTICS Input Resistance (Differential) Input Capacitance (Differential) <sup>4</sup> Input Capacitance (Common Mode) |                                                                                                                                                                                                                                                                              |                                                      |                        | 13<br>5<br>1.5                          |              |                        | 13<br>5<br>1.5                          |            | kΩ<br>pF<br>pF                               |
| CLOSED-LOOP OUTPUT<br>RESISTANCE                                                                                                    | $A_V = +1, f = 1 \text{ kHz}$                                                                                                                                                                                                                                                |                                                      |                        | 2                                       |              |                        | 2                                       |            | mΩ                                           |

-2- REV. D

|                   |                                          |                | AD829J/AR |     | AD829AQ/S |      |     |         |       |
|-------------------|------------------------------------------|----------------|-----------|-----|-----------|------|-----|---------|-------|
| Model             | Conditions                               | $\mathbf{v_s}$ | Min       | Typ | Max       | Min  | Тур | Max     | Units |
| POWER SUPPLY      |                                          |                |           |     |           |      |     |         |       |
| Operating Range   |                                          |                | ±4.5      |     | ±18       | ±4.5 |     | ±18     | V     |
| Quiescent Current |                                          | ±5 V           |           | 5   | 6.5       |      | 5   | 6.5     | mA    |
|                   | $\mathrm{T_{MIN}}$ to $\mathrm{T_{MAX}}$ |                |           |     | 8.0       |      |     | 8.2/8.7 | mA    |
|                   |                                          | ±15 V          |           | 5.3 | 6.8       |      | 5.3 | 6.8     | mA    |
|                   | $\mathrm{T_{MIN}}$ to $\mathrm{T_{MAX}}$ |                |           |     | 8.3/8.5   |      |     | 8.5/9.0 | mA    |
| TRANSISTOR COUNT  | Number of Transistors                    |                |           | 46  |           |      | 46  |         |       |

#### NOTES

### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Absolute maximum ratings                         |
|--------------------------------------------------|
| Supply Voltage                                   |
| Internal Power Dissipations <sup>2</sup>         |
| Plastic (N) 1.3 Watts                            |
| Small Outline (R) 0.9 Watts                      |
| Cerdip (Q)                                       |
| LCC (E)                                          |
| Input Voltage                                    |
| Differential Input Voltage <sup>3</sup> ±6 Volts |
| Output Short Circuit Duration Indefinite         |
| Storage Temperature Range (Q, E)65°C to +150°C   |
| Storage Temperature Range (N, R)65°C to +125°C   |
| Operating Temperature Range                      |
| AD829J0°C to +70°C                               |
| AD829A                                           |
| AD829S55°C to +125°C                             |
| Lead Temperature Range (Soldering 60 sec) +300°C |
|                                                  |

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2</sup>Maximum internal power dissipation is specified so that T<sub>1</sub> does not exceed +175°C at an ambient temperature of +25°C.

Thermal characteristics:

8-lead plastic package:  $\theta_{JA} = 100^{\circ}\text{C/watt}$  (derate at 8.7 mW/°C) 8-lead cerdip package:  $\theta_{JA} = 110^{\circ}\text{C/watt}$  (derate at 8.7 mW/°C) 20-lead LCC package:  $\theta_{JA} = 150^{\circ}\text{C/watt}$ 

8-lead small outline package:  $\theta_{IA} = 155^{\circ}$  C/watt (derate at 6 mW/°C).

<sup>3</sup>If the differential voltage exceeds 6 volts, external series protection resistors should be added to limit the input current.

### **METALIZATION PHOTO**

Contact factory for latest dimensions. Dimensions shown in inches and (mm).



### **ESD SUSCEPTIBILITY**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 volts, which readily accumulate on the human body and on test equipment, can discharge without detection. Although the AD829 features proprietary ESD protection circuitry, permanent damage may still occur on these devices if they are subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid any performance degradation or loss of functionality.

### **ORDERING GUIDE**

| Model           | Temperature Range | Package Description     | Package Option* |
|-----------------|-------------------|-------------------------|-----------------|
| AD829JN         | 0°C to +70°C      | 8-Lead Plastic Mini-DIP | N-8             |
| AD829AR         | −40°C to +85°C    | 8-Lead Plastic SOIC     | R-8             |
| AD829JR         | 0°C to +70°C      | 8-Lead Plastic SOIC     | R-8             |
| AD829AR-REEL    | −40°C to +85°C    | Tape and Reel           |                 |
| AD829JR-REEL    | 0°C to +70°C      | Tape and Reel           |                 |
| AD829AQ         | −40°C to +85°C    | 8-Lead Cerdip           | Q-8             |
| AD829SQ         | −55°C to +125°C   | 8-Lead Cerdip           | Q-8             |
| AD829SQ/883B    | −55°C to +125°C   | 8-Lead Cerdip           | Q-8             |
| 5962-9312901MPA | −55°C to +125°C   | 8-Lead Cerdip           | Q-8             |
| AD829SE/883B    | −55°C to +125°C   | 20-Lead LCC             | E-20A           |
| 5962-9312901M2A | −55°C to +125°C   | 20-Lead LCC             | E-20A           |
| AD829JChips     | 0°C to +70°C      | Die                     |                 |
| AD829SChips     | −55°C to +125°C   | Die                     |                 |

<sup>\*</sup>E = Leadless Chip Carrier (Ceramic); N = Plastic DIP; Q = Cerdip; R = Small Outline IC (SOIC).

REV. D -3-

<sup>&</sup>lt;sup>1</sup>Full Power Bandwidth = Slew Rate/2  $\pi$  V<sub>PEAK</sub>.

 $<sup>^{2}</sup>$ Tested at Gain = +20,  $C_{COMP} = 0$  pF.

<sup>&</sup>lt;sup>3</sup>3.58 MHz (NTSC) and 4.43 MHz (PAL & SECAM).

<sup>&</sup>lt;sup>4</sup>Differential input capacitance consists of 1.5 pF package capacitance plus 3.5 pF from the input differential pair.

Specifications subject to change without notice.

## **AD829**—Typical Performance Characteristics



Figure 1. Input Common-Mode Range vs. Supply Voltage



Figure 2. Output Voltage Swing vs. Supply Voltage



Figure 3. Output Voltage Swing vs. Resistive Load



Figure 4. Quiescent Current vs. Supply Voltage



Figure 5. Input Bias Current vs. Temperature



Figure 6. Closed-Loop Output Impedance vs. Frequency



Figure 7. Quiescent Current vs. Temperature



Figure 8. Short Circuit Current Limit vs. Temperature



Figure 9. –3 dB Bandwidth vs. Temperature

-4– REV. D

## AD829



Figure 10. Open-Loop Gain & Phase Margin vs. Frequency



Figure 11. Open-Loop Gain vs. Resistive Load



Figure 12. Power Supply Rejection Ratio (PSRR) vs. Frequency



Figure 13. Common-Mode Rejection Ratio vs. Frequency



Figure 14. Large Signal Frequency Response



Figure 15. Output Swing & Error vs. Settling Time



Figure 16. Total Harmonic Distortion (THD) vs. Frequency



Figure 17. 2nd & 3rd Harmonic Distortion vs. Frequency



Figure 18. Input Voltage Noise Spectral Density

REV. D –5–

## **AD829**—Typical Performance Characteristics



Figure 19. Slew Rate vs. Temperature



Figure 20. Differential Gain & Phase vs. Supply



Figure 21. Offset Null and External Shunt Compensation Connections



Figure 22a. Follower Connection. Gain = +2



Figure 22b. Gain of 2 Follower Large Signal Pulse Response



Figure 22c. Gain of 2 Follower Small Signal Pulse Response

–6– REV. D



Figure 23a. Follower Connection. Gain= + 20



Figure 23b. Gain of 20 Follower Large Signal Pulse Response



Figure 23c. Gain of 20 Follower Small Signal Pulse Response



Figure 24a. Unity Gain InverterConnection



Figure 24b. Unity Gain Inverter Large Signal Pulse Response



Figure 24c. Unity Gain Inverter Small Signal Pulse Response

REV. D -7-

### AD829

### THEORY OF OPERATION

The AD829 is fabricated on Analog Devices' proprietary complementary bipolar (CB) process which provides PNP and NPN transistors with similar  $f_{TS}$  of 600 MHz. As shown in Figure 25, the AD829 input stage consists of an NPN differential pair in which each transistor operates at 600  $\mu$ A collector current. This gives the input devices a high transconductance and hence gives the AD829 a low noise figure of 2 nV/ $\overline{\text{Hz}}$  @ 1 kHz.

The input stage drives a folded cascode which consists of a fast pair of PNP transistors. These PNPs then drive a current mirror which provides a differential-input to single-ended-output conversion. The high speed PNPs are also used in the current-amplifying output stage which provides high current gain of 40,000. Even under conditions of heavy loading, the high  $f_T s$  of the NPN & PNPs, produced using the CB process, permit cascading two stages of emitter followers while still maintaining 60° of phase margin at closed-loop bandwidths greater than 50 MHz.

Two stages of complementary emitter followers also effectively buffer the high impedance compensation node (at the  $C_{COMP}$  pin) from the output so that the AD829 can maintain a high dc open-loop gain, even into low load impedances: 92 dB into a 150  $\Omega$  load, 100 dB into a 1 k $\Omega$  load. Laser trimming and PTAT biasing assure low offset voltage and low offset voltage drift enabling the user to eliminate ac coupling in many applications.

For added flexibility, the AD829 provides access to the internal frequency compensation node. This allows the user to customize frequency response characteristics for a particular application.

Unity gain stability requires a compensation capacitance of 68 pF (Pin 5 to ground) which will yield a small signal bandwidth of 66 MHz and slew rate of 16 V/µs. The slew rate and gain bandwidth product will vary inversely with compensation capacitance. Table I and the graph of Figure 28 show the optimum compensation capacitance and the resulting slew rate for a desired noise gain. For gains between 1 and 20,  $C_{\rm COMP}$  can be chosen to keep the small signal bandwidth relatively constant. The minimum gain which will still provide stability also depends on the value of external compensation capacitance.

An RC network in the output stage (Figure 25) completely removes the effect of capacitive loading when the amplifier is compensated for closed-loop gains of 10 or higher. At low frequencies, and with low capacitive loads, the gain from the compensation node to the output is very close to unity. In this case, C is bootstrapped and does not contribute to the compensation capacitance of the device. As the capacitive load is increased, a pole is formed with the output impedance of the output stage—this reduces the gain, and subsequently, C is incompletely bootstrapped. Therefore, some fraction of C contributes to the compensation capacitance, and the unity gain bandwidth falls. As the load capacitance is further increased, the bandwidth continues to fall, and the amplifier remains stable.

### **Externally Compensating the AD829**

The AD829 is stable with no external compensation for noise gains greater than 20. For lower gains, there are two methods of frequency compensating the amplifier to achieve closed-loop stability; these are the shunt and current feedback compensation methods.



Figure 25. AD829 Simplified Schematic

### **Shunt Compensation**

Figures 26 and 27 show that the first method, shunt compensation, has an external compensation capacitor,  $C_{COMP}$ , connected between the compensation pin and ground. This external capacitor is tied in parallel with approximately 3 pF of internal capacitance at the compensation node. In addition, a small capacitance,  $C_{LEAD}$ , in parallel with resistor R2, compensates for the capacitance at the amplifier's inverting input.



Figure 26. Inverting Amplifier Connection Using External Shunt Compensation



Figure 27. Noninverting Amplifier Connection Using External Shunt Compensation

–8– REV. D

| Follower<br>Gain | Inverter<br>Gain | R1<br>Ω | R2<br>Ω | C <sub>L</sub> pF | C <sub>COMP</sub> pF | Slew<br>Rate<br>V/μs | -3 dB<br>Small Signal<br>Bandwidth - MHz |  |
|------------------|------------------|---------|---------|-------------------|----------------------|----------------------|------------------------------------------|--|
| 1                |                  | Open    | 100     | 0                 | 68                   | 16                   | 66                                       |  |
| 2                | -1               | 1 k     | 1k      | 5                 | 25                   | 38                   | 71                                       |  |
| 5                | <b>-4</b>        | 511     | 2.0k    | 1                 | 7                    | 90                   | 76                                       |  |
| 10               | _9               | 226     | 2.05k   | 0                 | 3                    | 130                  | 65                                       |  |
| 20               | -19              | 105     | 2k      | 0                 | 0                    | 230                  | 55                                       |  |
| 25               | -24              | 105     | 2.49    | 0                 | 0                    | 230                  | 39                                       |  |
| 100              | _99              | 20      | 2k      | 0                 | 0                    | 230                  | 7.5                                      |  |

Table I. Component Selection for Shunt Compensation

Table I gives recommended  $C_{COMP}$  and  $C_{LEAD}$  values along with the corresponding slew rates and bandwidth. The capacitor values given were selected to provide a small signal frequency response with less than 1 dB of peaking and less than 10% overshoot. For this table, supply voltages of  $\pm 15$  volts should be used. Figure 28 is a graphical extension of the table which shows the slew rate/gain trade-off for lower closed-loop gains, when using the shunt compensation scheme.



Figure 28. Value of C<sub>COMP</sub> & Slew Rate vs. Noise Gain

### **Current Feedback Compensation**

Bipolar nondegenerated amplifiers which are single pole and internally compensated have their bandwidths defined as:

$$f_T = \frac{1}{2\pi r_e C_{COMP}} = \frac{I}{2\pi \frac{kT}{q} C_{COMP}}$$

where:

 $f_T$  is the unity gain bandwidth of the amplifier I is the collector current of the input transistor  $C_{COMP}$  is the compensation capacitance  $r_e$  is the inverse of the transconductance of the input transistors kT/q is approximately equal to 26 mV @  $27^{\circ}C$ .

Since both  $f_T$  and slew rate are functions of the same variables, the dynamic behavior of an amplifier is limited. Since:

Slew Rate = 
$$\frac{2I}{C_{COMP}}$$

then:

$$\frac{Slew\ Rate}{f_T} = 4 \pi \frac{kT}{q}$$

This shows that the slew rate will be only 0.314 V/ $\mu$ s for every MHz of bandwidth. The only way to increase slew rate is to increase the f<sub>T</sub> and that is difficult, due to process limitations. Unfortunately, an amplifier with a bandwidth of 10 MHz can only slew at 3.1 V/ $\mu$ s, which is barely enough to provide a full power bandwidth of 50 kHz.

The AD829 is especially suited to a new form of compensation which allows for the enhancement of both the full power bandwidth and slew rate of the amplifier. The voltage gain from the inverting input pin to the compensation pin is large; therefore, if a capacitance is inserted between these pins, the amplifier's bandwidth becomes a function of its feedback resistor and this capacitance. The slew rate of the amplifier is now a function of its internal bias (2I) and this compensation capacitance.

Since the closed-loop bandwidth is a function of  $R_F$  and  $C_{COMP}$  (Figure 29), it is independent of the amplifier closed-loop gain, as shown in Figure 31. To preserve stability, the time constant of  $R_F$  and  $C_{COMP}$  needs to provide a bandwidth of less than 65 MHz. For example, with  $C_{COMP} = 15$  pF and  $R_F = 1$  k $\Omega$ , the small signal bandwidth of the AD829 is 10 MHz, while Figure 30 shows that the slew rate is in excess of 60 V/ $\mu$ s. As can be seen in Figure 31, the closed-loop bandwidth is constant for gains of -1 to -4, a property of current feedback amplifiers.



Figure 29. Inverting Amplifier Connection Using Current Feedback Compensation

REV. D –9–



Figure 30. Large Signal Pulse Response of Inverting Amplifier Using Current Feedback Compensation.  $C_{COMP} = 15 \text{ pF}, C1 = 15 \text{ pF}, R_F = 1 \text{ k}\Omega, R1 = 1 \text{ k}\Omega$ 



Figure 31. Closed-Loop Gain vs. Frequency for the Circuit of Figure 29

Figure 32 is an oscilloscope photo of the pulse response of a unity gain inverter which has been configured to provide a small signal bandwidth of 53 MHz and a subsequent slew rate of 180 V/µs; resistor  $R_F=3~k\Omega$ , capacitor  $C_{COMP}=1~pF$ . Figure 33 shows the excellent pulse response as a unity gain inverter, this time using component values of:  $R_F=1~k\Omega$  and  $C_{COMP}=4~pF$ .

Figures 34 and 35 show the closed-loop frequency response of the AD829 for different closed-loop gains and for different supply voltages.

If a noninverting amplifier configuration using current feedback compensation is desired, the circuit of Figure 36 is recommended. This circuit doubles the slew rate compared to the shunt compensated noninverting amplifier of Figure 27 at the expense of gain flatness. Nonetheless, this circuit delivers 95 MHz bandwidth with  $\pm 1$  dB flatness into a back terminated cable, with a differential gain error of only 0.01%, and a differential phase error of only 0.015° at 4.43 MHz.



Figure 32. Large Signal Pulse Response of the Inverting Amplifier Using Current Feedback Compensation.  $C_{COMP} = 1$  pF,  $R_F = 3$  k $\Omega$ , R1 = 3 k $\Omega$ 



Figure 33. Small Signal Pulse Response of Inverting Amplifier Using Current Feedback Compensation.  $C_{COMP} = 4 \text{ pF}, R_F = 1 \text{ k}\Omega, R1 = 1 \text{ k}\Omega$ 



Figure 34. Closed-Loop Frequency Response for the Inverting Amplifier Using Current Feedback Compensation

–10– REV. D



Figure 35. Closed-Loop Frequency Response vs. Supply for the Inverting Amplifier Using Current Feedback Compensation

### A Low Error Video Line Driver

The buffer circuit shown in Figure 37 will drive a back-terminated 75  $\Omega$  video line to standard video levels (1 V p-p) with 0.1 dB gain flatness to 30 MHz with only 0.04° and 0.02% differential phase and gain at the 4.43 MHz PAL color subcarrier frequency. This level of performance, which meets the requirements for high definition video displays and test equipment, is achieved using only 5 mA quiescent current.

### A High Gain, Video Bandwidth Three Op Amp In Amp

Figure 38 shows a three op amp instrumentation amplifier circuit which provides a gain of 100 at video bandwidths. At a circuit gain of 100 the small signal bandwidth equals 18 MHz into an FET probe. Small signal bandwidth equals 6.6 MHz with a 50  $\Omega$  load. 0.1% settling time is 300 ns.





Figure 36. Noninverting Amplifier Connection Using Current Feedback Compensation



Figure 37. A Video Line Driver with a Flatness over Frequency Adjustment

The input amplifiers operate at a gain of 20, while the output op amp runs at a gain of 5. In this circuit the main bandwidth limitation is the gain/ bandwidth product of the output amplifier. Extra care needs to be taken while breadboarding this circuit, since even a couple of extra picofarads of stray capacitance at the compensation pins of A1 and A2 will degrade circuit bandwidth.



Figure 38. A High Gain, Video Bandwidth Three Op Amp In Amp Circuit

REV. D –11–

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### Cerdip (Q) Package



### Plastic Mini-DIP (N) Package

8-Lead SOIC (R) Package



20-Lead LCC (E-20A) Package



All brand or product names mentioned are trademarks or registered trademarks of their respective holders.