8 Mbit (13 x 64KByte Blocks + 3 x 16 x 4KByte Sectors) 3V Supply Firmware Hub / Low Pin Count Flash Memory #### **FEATURES SUMMARY** - FLASH MEMORY - Compatible with either the LPC interface or the FWH interface (Intel Spec rev1.1) used in PC BIOS applications - 5 Signal Communication Interface supporting Read and Write Operations - 5 Additional General Purpose Inputs for platform design flexibility - Synchronized with 33MHz PCI clock - 16 BLOCKS OF 64 KBYTES - 13 blocks of 64 KBytes each - 3 blocks, subdivided into 16 uniform sectors of 4 KBytes each Two blocks at the top and one at the bottom (M50FLW080A) One block at the top and two at the bottom (M50FLW080B) #### ■ ENHANCED SECURITY - Hardware Write Protect Pins for Block Protection - Register-based Read and Write Protection - Individual Lock Register for Each 4 KByte Sector #### SUPPLY VOLTAGE - V<sub>CC</sub> = 3.0 to 3.6V for Program, Erase and Read Operations - V<sub>PP</sub> = 12V for Fast Program and Erase ### TWO INTERFACES - Auto Detection of Firmware Hub (FWH) or Low Pin Count (LPC) Memory Cycles for Embedded Operation with PC Chipsets - Address/Address Multiplexed (A/A Mux) Interface for programming equipment compatibility. - PROGRAMMING TIME: 10µs typical - PROGRAM/ERASE CONTROLLER - Embedded Program and Erase algorithms - Status Register Bits Figure 1. Packages ### ■ PROGRAM/ERASE SUSPEND - Read other Blocks/Sectors during Program Suspend - Program other Blocks/Sectors during Erase Suspend #### ■ ELECTRONIC SIGNATURE - Manufacturer Code: 20h - Device Code (M50FLW080A): 80h - Device Code (M50FLW080B): 81h June 2005 1/53 ## **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |---------------------------------------------------------------|-----| | Figure 1. Packages | 1 | | SUMMARY DESCRIPTION | 6 | | Figure 2. Logic Diagram (FWH/LPC Interface) | 7 | | Figure 3. Logic Diagram (A/A Mux Interface) | | | Table 1. Signal Names (FWH/LPC Interface) | 7 | | Table 2. Signal Names (A/A Mux Interface) | 7 | | Figure 4. PLCC Connections | 8 | | Figure 5. TSOP32 Connections | 8 | | Figure 6. TSOP40 Connections | 9 | | Table 3. Addresses (M50FLW080A) | 9 | | Table 4. Addresses (M50FLW080B) | 9 | | OLONAL DECORPTIONS | 4.0 | | SIGNAL DESCRIPTIONS | | | Firmware Hub/Low Pin Count (FWH/LPC) Signal Descriptions | | | Input/Output Communications (FWH0/LAD0-FWH3/LAD3) | | | Input Communication Frame (FWH4/LFRAME) | | | Identification Inputs (ID0-ID3) | | | General Purpose Inputs (GPI0-GPI4) | | | Interface Configuration (IC) | | | Interface Reset (RP) | | | CPU Reset (INIT) | | | Clock (CLK) | 10 | | Top Block Lock (TBL) | 10 | | Write Protect (WP) | 11 | | Reserved for Future Use (RFU) | 11 | | Address/Address Multiplexed (A/A Mux) Signal Descriptions | 11 | | Address Inputs (A0-A10) | 11 | | Data Inputs/Outputs (DQ0-DQ7) | 11 | | Output Enable ( $\overline{G}$ ) | 11 | | Write Enable ( $\overline{W}$ ) | | | Row/Column Address Select (RC) | 11 | | Supply Signal Descriptions | 11 | | V <sub>CC</sub> Supply Voltage | 11 | | V <sub>PP</sub> Optional Supply Voltage | 11 | | V <sub>SS</sub> Ground | 11 | | Table 5. Memory Identification Input Configuration (LPC mode) | | | BUS OPERATIONS | 12 | | Firmware Hub/Low Pin Count (FWH/LPC) Bus Operations | | | Bus Read | | | Bus Write. | | | Duo vviito | 12 | | E | Bus Abort | 12 | |------|------------------------------------------------------|----| | ( | Standby | 13 | | F | Reset | 13 | | | Block Protection | 13 | | | Address/Address Multiplexed (A/A Mux) Bus Operations | 13 | | | Bus Read | | | | Bus Write | | | ( | Output Disable | 13 | | F | Reset | 13 | | - | Table 6. FWH Bus Read Field Definitions | 14 | | F | Figure 7. FWH Bus Read Waveforms | 14 | | - | Table 7. FWH Bus Write Field Definitions | 15 | | F | Figure 8. FWH Bus Write Waveforms | 15 | | - | Table 8. LPC Bus Read Field Definitions (1-Byte) | 16 | | F | Figure 9. LPC Bus Read Waveforms (1-Byte) | 16 | | - | Table 9. LPC Bus Write Field Definitions (1 Byte) | 17 | | F | Figure 10.LPC Bus Write Waveforms (1 Byte) | 17 | | - | Table 10. A/A Mux Bus Operations | 17 | | | | | | CON | MMAND INTERFACE | 18 | | - | Table 11. Command Codes | 18 | | | Read Memory Array Command | | | F | Read Status Register Command | 18 | | | Read Electronic Signature Command | | | | Гable 12. Electronic Signature Codes | | | | Program Command | | | | Quadruple Byte Program Command (A/A Mux Interface) | | | | Double/Quadruple Byte Program Command (FWH Mode) | | | | Chip Erase Command | | | | Block Erase Command | | | | Sector Erase Command | | | | Clear Status Register Command | | | | Program/Erase Suspend Command | | | | Program/Erase Resume Command | | | - | Table 13. Commands | 21 | | CT 4 | THE DECISTED | 22 | | | TUS REGISTER | | | | Program/Erase Controller Status (Bit SR7) | | | | Erase Suspend Status (Bit SR6) | | | | Erase Status (Bit SR5) | | | | Program Status (Bit SR4) | | | | V <sub>PP</sub> Status (Bit SR3) | | | | Program Suspend Status (Bit SR2) | | | | Block/Sector Protection Status (Bit SR1) | | | | Reserved (Bit SR0) | | | - | Гable 14. Status Register Bits | 23 | | FIRMWARE HUB/LOW PIN COUNT (FWH/LPC) INTERFACE CONFIGURATION REGISTERS | . 24 | |--------------------------------------------------------------------------------------------|------| | Lock Registers | . 24 | | Write Lock | | | Read Lock | . 24 | | Lock Down | . 24 | | Table 15. Configuration Register Map | . 24 | | Table 16. Lock Register Bit Definitions | . 25 | | Table 17. General Purpose Inputs Register Definition | . 25 | | Firmware Hub/Low Pin Count (FWH/LPC) General Purpose Input Register | | | Manufacturer Code Register | . 25 | | PROGRAM AND ERASE TIMES | . 26 | | Table 18. Program and Erase Times | . 26 | | MAXIMUM RATING | 27 | | | | | Table 19. Absolute Maximum Ratings | . 27 | | DC and AC PARAMETERS | . 28 | | Table 20. Operating Conditions | . 28 | | Table 21. FWH/LPC Interface AC Measurement Conditions | . 28 | | Table 22. A/A Mux Interface AC Measurement Conditions | . 28 | | Figure 11.FWH/LPC Interface AC Measurement I/O Waveforms | . 28 | | Figure 12.A/A Mux Interface AC Measurement I/O Waveform | . 29 | | Figure 13.AC Measurement Load Circuit | . 29 | | Table 23. Impedance | | | Table 24. DC Characteristics | . 30 | | Figure 14.FWH/LPC Interface Clock Waveform | | | Table 25. FWH/LPC Interface Clock Characteristics | | | Figure 15.FWH/LPC Interface AC Signal Timing Waveforms | | | Table 26. FWH/LPC Interface AC Signal Timing Characteristics | | | Figure 16.Reset AC Waveforms | | | Table 27. Reset AC Characteristics. | | | Figure 17.A/A Mux Interface Read AC Waveforms | | | Table 28. A/A Mux Interface Read AC Characteristics | | | Figure 18.A/A Mux Interface Write AC Waveforms | | | Table 29. A/A Mux Interface Write AC Characteristics | . 35 | | PACKAGE MECHANICAL | . 36 | | Figure 19.PLCC32 – 32 pin Rectangular Plastic Leaded Chip Carrier, Package Outline | . 36 | | Table 30. PLCC32 – 32 pin Rectangular Plastic Leaded Chip Carrier, Package Mechanical Data | a 37 | | Figure 20.TSOP32 – 32 lead Plastic Thin Small Outline, 8x14 mm, Package Outline | . 38 | | Table 31. TSOP32 – 32 lead Plastic Thin Small Outline, 8x14 mm, Package Mechanical Data | . 38 | | Figure 21.TSOP40 – 40 lead Plastic Thin Small Outline, 10 x 20mm, Package Outline | | | Table 32. TSOP40 – 40 lead Plastic Thin Small Outline, 10 x 20mm, Package Mechanical Data | . 39 | | PART NUMBERING | 40 | |-------------------------------------------------------------------------------------|-------| | Table 33. Ordering Information Scheme | 40 | | APPENDIX A.BLOCK AND SECTOR ADDRESS TABLE | 41 | | Table 34. M50FLW080A Block, Sector and Lock Register Addresses | 41 | | Table 35. M50FLW080B Block, Sector and Lock Register Addresses | 43 | | APPENDIX B.FLOWCHARTS AND PSEUDO CODES | 45 | | Figure 22.Program Flowchart and Pseudo Code | 45 | | Figure 23.Double/Quadruple Byte Program Flowchart and Pseudo code (FWH Mode Onl | y)46 | | Figure 24. Quadruple Byte Program Flowchart and Pseudo Code (A/A Mux Interface Only | /) 47 | | Figure 25.Program Suspend and Resume Flowchart and Pseudo Code | 48 | | Figure 26.Chip Erase Flowchart and Pseudo Code (A/A Mux Interface Only) | 49 | | Figure 27.Sector/Block Erase Flowchart and Pseudo Code | 50 | | Figure 28.Erase Suspend and Resume Flowchart and Pseudo Code | 51 | | REVISION HISTORY | 52 | | Table 36 Document Revision History | 52 | #### **SUMMARY DESCRIPTION** The M50FLW080 is a 8 Mbit (1M x8) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (3.0 to 3.6V) supply. For fast programming and fast erasing on production lines, an optional 12V power supply can be used to reduce the erasing and programming time. The memory is divided into 16 Uniform Blocks of 64 KBytes each, three of which are divided into 16 uniform sectors of 4 KBytes each (see APPENDIX A. for details). All blocks and sectors can be erased independently. So, it is possible to preserve valid data while old data is erased. Blocks can be protected individually to prevent accidental program or erase commands from modifying their contents. Program and erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set to control the memory is consistent with the JE-DEC standards. Two different bus interfaces are supported by the memory: - The primary interface, the FWH/LPC Interface, uses Intel's proprietary Firmware Hub (FWH) and Low Pin Count (LPC) protocol. This has been designed to remove the need for the ISA bus in current PC Chipsets. The M50FLW080 acts as the PC BIOS on the Low Pin Count bus for these PC Chipsets. - The secondary interface, the Address/ Address Multiplexed (or A/A Mux) Interface, is designed to be compatible with current Flash Programmers, for production line programming prior to fitting the device in a PC Motherboard. The memory is supplied with all the bits erased (set to '1'). Figure 2. Logic Diagram (FWH/LPC Interface) Figure 3. Logic Diagram (A/A Mux Interface) Table 1. Signal Names (FWH/LPC Interface) | rabio ii Oigiiai | Maines (1 WillEl & Interlace) | | | | | |-------------------------|-----------------------------------------------------------------------------------------|--|--|--|--| | FWH0/LAD0-<br>FWH3/LAD3 | Input/Output Communications | | | | | | FWH4/<br>LFRAME | Input Communication Frame | | | | | | ID0-ID3 | Identification Inputs<br>(ID0 and ID1 are Reserved for<br>Future Use (RFU) in LPC mode) | | | | | | GPI0-GPI4 | General Purpose Inputs | | | | | | IC | Interface Configuration | | | | | | RP | Interface Reset | | | | | | ĪNIT | CPU Reset | | | | | | CLK | Clock | | | | | | TBL | Top Block Lock | | | | | | WP | Write Protect | | | | | | RFU | Reserved for Future Use. Leave disconnected | | | | | | Vcc | Supply Voltage | | | | | | V <sub>PP</sub> | Optional Supply Voltage for Fast<br>Program and Erase Operations | | | | | | V <sub>SS</sub> | Ground | | | | | | NC | Not Connected Internally | | | | | **Table 2. Signal Names (A/A Mux Interface)** | Table 2. digital Hames (A/A Max Interface) | | | | | | | |--------------------------------------------|------------------------------------------------------------------|--|--|--|--|--| | IC | Interface Configuration | | | | | | | A0-A10 | Address Inputs | | | | | | | DQ0-DQ7 | Data Inputs/Outputs | | | | | | | G | Output Enable | | | | | | | W | Write Enable | | | | | | | RC | Row/Column Address Select | | | | | | | RP | Interface Reset | | | | | | | V <sub>CC</sub> | Supply Voltage | | | | | | | V <sub>PP</sub> | Optional Supply Voltage for Fast<br>Program and Erase Operations | | | | | | | V <sub>SS</sub> | Ground | | | | | | | NC | Not Connected Internally | | | | | | | | | | | | | | Figure 4. PLCC Connections Note: Pins 27 and 28 are not internally connected. Figure 5. TSOP32 Connections Figure 6. TSOP40 Connections Table 3. Addresses (M50FLW080A) | Table 3. Addresses (MOUFLWOODA) | | | | | | | | |---------------------------------|---------------|---------------------|--|--|--|--|--| | Block Size<br>(KByte) | Address Range | Sector Size (KByte) | | | | | | | 64 | F0000h-FFFFFh | 16 x 4 KBytes | | | | | | | 64 | E0000h-EFFFFh | 16 x 4 KBytes | | | | | | | 64 | D0000h-DFFFFh | | | | | | | | 64 | C0000h-CFFFh | | | | | | | | 64 | B0000h-BFFFFh | | | | | | | | 64 | A0000h-AFFFFh | | | | | | | | 64 | 90000h-9FFFFh | | | | | | | | 64 | 80000h-8FFFFh | | | | | | | | 64 | 70000h-7FFFFh | 13 x 64 KBytes | | | | | | | 64 | 60000h-6FFFFh | | | | | | | | 64 | 50000h-5FFFFh | | | | | | | | 64 | 40000h-4FFFFh | | | | | | | | 64 | 30000h-3FFFFh | | | | | | | | 64 | 20000h-2FFFFh | | | | | | | | 64 | 10000h-1FFFFh | | | | | | | | 64 | 00000h-0FFFFh | 16 x 4 KBytes | | | | | | Table 4. Addresses (M50FLW080B) | Block Size<br>(KByte) | Address Range | Sector Size (KByte) | |-----------------------|----------------|---------------------| | 64 | F0000h-FFFFFh | 16 x 4 KBytes | | 64 | E0000h-EFFFFh | | | 64 | D0000h-DFFFFh | | | 64 | C0000h-CFFFFh | | | 64 | B0000h-BFFFFh | | | 64 | A0000h-AFFFFh | | | 64 | 90000h-9FFFFh | | | 64 | 80000h-8FFFFh | 13 x 64 KBytes | | 64 | 70000h-7FFFFh | | | 64 | 60000h- 6FFFFh | | | 64 | 50000h- 5FFFFh | | | 64 | 40000h- 4FFFFh | | | 64 | 30000h-3FFFFh | | | 64 | 20000h-2FFFFh | | | 64 | 10000h-1FFFFh | 16 x 4 KBytes | | 64 | 00000h-0FFFFh | 16 x 4 KBytes | | of the Block Add | resses | | Note: Also see APPENDIX A., Table 34. and Table 35. for a full listing of the Block Addresses. #### SIGNAL DESCRIPTIONS There are two distinct bus interfaces available on this device. The active interface is selected before power-up, or during Reset, using the Interface Configuration Pin, IC. The signals for each interface are discussed in the Firmware Hub/Low Pin Count (FWH/LPC) Signal Descriptions section and the Address/Address Multiplexed (A/A Mux) Signal Descriptions section, respectively, while the supply signals are discussed in the Supply Signal Descriptions section. # Firmware Hub/Low Pin Count (FWH/LPC) Signal Descriptions Please see Figure 2. and Table 1.. **Input/Output Communications (FWH0/LAD0-FWH3/LAD3).** All Input and Output Communications with the memory take place on these pins. Addresses and Data for Bus Read and Bus Write operations are encoded on these pins. Input Communication Frame (FWH4/LFRAME). The Input Communication Frame (FWH4/LFRAME) signal indicates the start of a bus operation. When Input Communication Frame is Low, $V_{IL}$ , on the rising edge of the Clock, a new bus operation is initiated. If Input Communication Frame is Low, $V_{IL}$ , during a bus operation then the operation is aborted. When Input Communication Frame is High, $V_{IH}$ , the current bus operation is either proceeding or the bus is idle. **Identification Inputs (ID0-ID3).** Up to 16 memories can be addressed on a bus, in the Firmware Hub (FWH) mode. The Identification Inputs allow each device to be given a unique 4-bit address. A '0' is signified on a pin by driving it Low, $V_{IL}$ , or leaving it floating (since there is an internal pull-down resistor, with a value of $R_{IL}$ ). A '1' is signified on a pin by driving it High, $V_{IH}$ (and there will be a leakage current of $I_{LI2}$ through the pin). By convention, the boot memory must have address '0000', and all additional memories are given addresses, allocated sequentially, from '0001'. In the Low Pin Count (LPC) mode, the identification Inputs (ID2-ID3) can address up to 4 memories on a bus. In the LPC mode, the ID0 and ID1 signals are Reserved for Future Use (RFU). The value on address A20-A21 is compared to the hardware strapping on the ID2-ID3 lines to select the memory that is being addressed. For an address bit to be '1', the corresponding ID pin can be left floating or driven Low, VIL (again, with the internal pull-down resistor, with a value of R<sub>IL</sub>). For an address bit to be '0', the corresponding ID pin must be driven High, VIH (and there will be a leakage current of ILI2 through the pin, as specified in Table 24.). For details, see Table 5.. General Purpose Inputs (GPI0-GPI4). The General Purpose Inputs can be used as digital inputs for the CPU to read, with their contents being available in the General Purpose Inputs Register. The pins must have stable data throughout the en- The pins must have stable data throughout the entire cycle that reads the General Purpose Input Register. These pins should be driven Low, $V_{IL}$ , or High, $V_{IH}$ , and must not be left floating. Interface Configuration (IC). The Interface Configuration input selects whether the FWH/LPC interface or the Address/Address Multiplexed (A/A Mux) Interface is used. The state of the Interface Configuration, IC, should not be changed during operation of the memory device, except for selecting the desired interface in the period before power-up or during a Reset. To select the FWH/LPC Interface, the Interface Configuration pin should be left to float or driven Low, $V_{IL}$ . To select the Address/Address Multiplexed (A/A Mux) Interface, the pin should be driven High, $V_{IH}$ . An internal pull-down resistor is included with a value of $R_{IL}$ ; there will be a leakage current of $I_{LI2}$ through each pin when pulled to $V_{IH}$ . Interface Reset (RP). The Interface Reset (RP) input is used to reset the device. When Interface Reset (RP) is driven Low, $V_{IL}$ , the memory is in Reset mode (the outputs go to high impedance, and the current consumption is minimized). When RP is driven High, $V_{IH}$ , the device is in normal operation. After exiting Reset mode, the memory enters Read mode. **CPU Reset (INIT).** The CPU Reset, INIT, signal is used to Reset the device when the CPU is reset. It behaves identically to Interface Reset, RP, and the internal Reset line is the logical OR (electrical AND) of RP and INIT. **Clock (CLK).** The Clock, CLK, input is used to clock the signals in and out of the Input/Output Communication Pins, FWH0/LAD0-FWH3/LAD3. The Clock conforms to the PCI specification. **Top Block Lock (TBL).** The Top Block Lock input is used to prevent the Top Block (Block\_15) from being changed. When Top Block Lock, TBL, is driven Low, $V_{IL}$ , program and erase operations in the Top Block have no effect, regardless of the state of the Lock Register. When Top Block Lock, TBL, is driven High, $V_{IH}$ , the protection of the Block is determined by the Lock Registers. The state of Top Block Lock, TBL, does not affect the protection of the Main Blocks (Blocks 0 to 14). For details, see APPENDIX A.. Top Block Lock, TBL, must be set prior to a program or erase operation being initiated, and must not be changed until the operation has completed, otherwise unpredictable results may occur. Similarly, unpredictable behavior is possible if WP is changed during Program or Erase Suspend, and care should be taken to avoid this. Write Protect (WP). The Write Protect input is used to prevent the Main Blocks (Blocks 0 to 14) from being changed. When Write Protect, WP, is driven Low, V<sub>IL</sub>, Program and Erase operations in the Main Blocks have no effect, regardless of the state of the Lock Register. When Write Protect, WP, is driven High, V<sub>IH</sub>, the protection of the Block or Sector is determined by the Lock Registers. The state of Write Protect, WP, does not affect the protection of the Top Block (Block 15). For details, see APPENDIX A.. Write Protect, $\overline{\text{WP}}$ , must be set prior to a Program or Erase operation is initiated, and must not be changed until the operation has completed otherwise unpredictable results may occur. Similarly, unpredictable behavior is possible if $\overline{\text{WP}}$ is changed during Program or Erase Suspend, and care should be taken to avoid this. Reserved for Future Use (RFU). Reserved for Future Use (RFU). These pins do not presently have assigned functions. They must be left disconnected, except for ID0 and ID1 (when in LPC mode) which can be left connected. The electrical characteristics for these signals are as described in the "Identification Inputs (ID0-ID3)." section. # Address/Address Multiplexed (A/A Mux) Signal Descriptions Please see Figure 3. and Table 2.. Address Inputs (A0-A10). The Address Inputs are used to set the Row Address bits (A0-A10) and the Column Address bits (A11-A19). They are latched during any bus operation by the Row/Column Address Select input, RC. Data Inputs/Outputs (DQ0-DQ7). The Data Inputs/Outputs hold the data that is to be written to or read from the memory. They output the data stored at the selected address during a Bus Read operation. During Bus Write operations they carry the commands that are sent to the Command Interface of the internal state machine. The Data Inputs/Outputs, DQ0-DQ7, are latched during a Bus Write operation. **Output Enable (G).** The Output Enable signal, G, controls the output buffers during a Bus Read operation. Write Enable ( $\overline{W}$ ). The Write Enable signal, $\overline{W}$ , controls the Bus Write operation of the Command Interface. Row/Column Address Select (RC). The Row/Column Address Select input selects whether the Address Inputs are to be latched into the Row Address bits (A0-A10) or the Column Address bits (A11-A19). The Row Address bits are latched on the falling edge of RC whereas the Column Address bits are latched on its rising edge. #### **Supply Signal Descriptions** The Supply Signals are the same for both interfaces. **V<sub>CC</sub> Supply Voltage.** The V<sub>CC</sub> Supply Voltage supplies the power for all operations (read, program, erase, etc.). The Command Interface is disabled when the $V_{CC}$ Supply Voltage is less than the Lockout Voltage, $V_{LKO}$ . This is to prevent Bus Write operations from accidentally damaging the data during power up, power down and power surges. If the Program/ Erase Controller is programming or erasing during this time, the operation aborts, and the memory contents that were being altered will be invalid. After $V_{CC}$ becomes valid, the Command Interface is reset to Read mode. A 0.1 $\mu$ F capacitor should be connected between the V<sub>CC</sub> Supply Voltage pins and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. Both V<sub>CC</sub> Supply Voltage pins must be connected to the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations. **VPP Optional Supply Voltage.** The VPP Optional Supply Voltage pin is used to select the Fast Program (see the Quadruple Byte Program command description in A/A Mux interface and the Double/ Quadruple Byte Program command description in FWH mode) and Fast Erase options of the memory. When $V_{PP} = V_{CC}$ , program and erase operations take place as normal. When $V_{PP} = V_{PPH}$ , Fast Program and Erase operations are used. Any other voltage input to $V_{PP}$ will result in undefined behavior, and should not be used. $V_{PP}$ should not be set to $V_{PPH}$ for more than 80 hours during the life of the memory. Vss Ground. Vss is the reference for all the voltage measurements. | Memory Number | ID3 | ID2 | A21 | A20 | |-----------------|--------------------------|--------------------------|-----|-----| | 1 (Boot memory) | V <sub>IL</sub> or float | V <sub>IL</sub> or float | 1 | 1 | | 2 | V <sub>IL</sub> or float | V <sub>IH</sub> | 1 | 0 | | 3 | V <sub>IH</sub> | V <sub>IL</sub> or float | 0 | 1 | | 4 | VIH | VIH | 0 | 0 | Table 5. Memory Identification Input Configuration (LPC mode) #### **BUS OPERATIONS** The two interfaces, A/A Mux and FWH/LPC, support similar operations, but with different bus signals and timings. The Firmware Hub/Low Pin Count (FWH/LPC) Interface offers full functionality, while the Address/Address Multiplexed (A/A Mux) Interface is orientated for erase and program operations. See the sections below, The Firmware Hub/Low Pin Count (FWH/LPC) Bus Operations and Address/Address Multiplexed (A/A Mux) Bus Operations, for details of the bus operations on each interface. # Firmware Hub/Low Pin Count (FWH/LPC) Bus Operations The M50FLW080 automatically identifies the type of FWH/LPC protocol from the first received nibble (START nibble) and decodes the data that it receives afterwards, according to the chosen FWH or LPC mode. The Firmware Hub/Low Pin Count (FWH/LPC) Interface consists of four data signals (FWH0/LAD0-FWH3/LAD3), one control line (FWH4/LFRAME) and a clock (CLK). Protection against accidental or malicious data corruption is achieved using two additional signals (TBL and WP). And two reset signals (RP and INIT) are available to put the memory into a known state. The data, control and clock signals are designed to be compatible with PCI electrical specifications. The interface operates with clock speeds of up to 33MHz. The following operations can be performed using the appropriate bus cycles: Bus Read, Bus Write, Standby, Reset and Block Protection. **Bus Read.** Bus Read operations are used to read from the memory cells, specific registers in the Command Interface or Firmware Hub/Low Pin Count Registers. A valid Bus Read operation starts on the rising edge of the Clock signal when the Input Communication Frame, FWH4/LFRAME, is Low, V<sub>IL</sub>, and the correct Start cycle is present on FWH0/LAD0-FWH3/LAD3. On sub- sequent clock cycles the Host will send to the memory: - ID Select, Address and other control bits on FWH0-FWH3 in FWH mode. - Type+Dir Address and other control bits on LAD0-LAD3 in LPC mode. The device responds by outputting Sync data until the wait states have elapsed, followed by Data0-Data3 and Data4-Data7. See Table 6. and Table 8., and Figure 7. and Figure 9., for a description of the Field definitions for each clock cycle of the transfer. See Table 26., and Figure 15., for details on the timings of the signals **Bus Write.** Bus Write operations are used to write to the Command Interface or Firmware Hub/Low Pin Count Registers. A valid Bus Write operation starts on the rising edge of the Clock <u>signal when</u> Input Communication Frame, FWH4/LFRAME, is Low, V<sub>IL</sub>, and the correct Start cycle is present on FWH0/LAD0-FWH3/LAD3. On subsequent Clock cycles the Host will send to the memory: - ID Select, Address, other control bits, Data0-Data3 and Data4-Data7 on FWH0-FWH3 in FWH mode. - Cycle Type + Dir, Address, other control bits, Data0-Data3 and Data4-Data7 on LAD0-LAD3. The device responds by outputting Sync data until the wait states have elapsed. See Table 7. and Table 9., and Figure 8. and Figure 10., for a description of the Field definitions for each clock cycle of the transfer. See Table 26., and Figure 15., for details on the timings of the signals. **Bus Abort.** The Bus Abort operation can be used to abort the current bus operation immediately. A Bus Abort occurs when FWH4/LFRAME is driven Low, $V_{IL}$ , during the bus operation. The device puts the Input/Output Communication pins, FWH0/LAD0-FWH3/LAD3, to high impedance. Note that, during a Bus Write operation, the Command Interface starts executing the command as soon as the data is fully received. A Bus Abort during the final TAR cycles is not guaranteed to abort the command. The bus, however, will be released immediately. **Standby.** When FWH4/ $\overline{\text{LFRAME}}$ is High, V<sub>IH</sub>, the device is put into Standby mode, where FWH0/LAD0-FWH3/LAD3 are put into a high-impedance state and the Supply Current is reduced to the Standby level, I<sub>CC1</sub>. **Reset.** During the Reset mode, all internal circuits are switched off, the device is deselected, and the outputs are put to high-impedance. The device is in the Reset mode when Interface Reset, RP, or CPU Reset, INIT, is driven Low, $V_{IL}$ . RP or INIT must be held Low, $V_{IL}$ , for $t_{PLPH}$ . The memory reverts to the Read mode upon return from the Reset mode, and the Lock Registers return to their default states regardless of their states before Reset. If RP or INIT goes Low, $V_{IL}$ , during a Program or Erase operation, the operation is aborted and the affected memory cells no longer contain valid data. The device can take up to $t_{PLRH}$ to abort a Program or Erase operation. **Block Protection.** Block Protection <u>can</u> be forced using th<u>e sig</u>nals Top Block Lock, TBL, and Write Protect, WP, regardless of the state of the Lock Registers. # Address/Address Multiplexed (A/A Mux) Bus Operations The Address/Address Multiplexed (A/A Mux) Interface has a more traditional-style interface. The signals consist of a multiplexed address signals (A0-A10), data signals, (DQ0-DQ7) and three control signals (RC, G, W). An additional signal, RP, can be used to reset the memory. The Address/Address Multiplexed (A/A Mux) Interface is included for use by Flash Programming equipment for faster factory programming. Only a subset of the features available to the Firmware Hub (FWH)/Low Pin Count (LPC) Interface are available; these include all the Commands but exclude the Security features and other registers. The following operations can be performed using the appropriate bus cycles: Bus Read, Bus Write, Output Disable and Reset. When the Address/Address Multiplexed (A/A Mux) Interface is selected, all the blocks are unprotected. It is not possible to protect any blocks through this interface. **Bus Read.** Bus Read operations are used to read the contents of the Memory Array, the Electronic Signature or the Status Register. A valid Bus Read operation begins by latching the Row Address and Column Address signals into the memory using the Address Inputs, A0-A10, and the Row/Column Address Select RC. Write Enable (W) and Interface Reset (RP) must be High, V<sub>IH</sub>, and Output Enable, G, Low, V<sub>IL</sub>. The Data Inputs/Outputs will output the value, according to the timing constraints specified in Figure 17., and Table 28.. **Bus Write.** Bus Write operations are used to write to the Command Interface. A valid Bus Write operation begins by latching the Row Address and Column Address signals into the memory using the Address Inputs, A0-A10, and the Row/Column Address Select RC. The data should be <u>set</u> up on the Data Inputs/<u>Outputs</u>; Output Enable, G, and Interface <u>Reset</u>, RP, must be High, V<sub>IH</sub>; and Write Enable, W, must be Low, V<sub>IL</sub>. The Data Inputs/Outputs are latched on the rising edge of Write Enable, W. See <u>Figure 18.</u>, and <u>Table 29.</u>, for details of the timing requirements. **Output Disable.** The data outputs are high-impedance when the Output Enable, $\overline{G}$ , is at $V_{IH}$ . **Reset.** During the Reset mode, all internal circuits are switched off, the device is deselected, and the outputs are put at high-impedance. The <u>device</u> is in the Reset mode when RP is <u>Low</u>, $V_{IL}$ . RP must be held Low, $V_{IL}$ for $t_{PLPH}$ . If RP goes Low, $V_{IL}$ , during a Program or Erase operation, the operation is aborted, and the affected memory cells no longer contain valid data. The memory can take up to $t_{PLRH}$ to abort a Program or Erase operation. **Table 6. FWH Bus Read Field Definitions** | Clock<br>Cycle<br>Number | Clock<br>Cycle<br>Count | Field | FWH0-<br>FWH3 | Memory<br>I/O | Description | |--------------------------|-------------------------|-------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | START | 1101b | I | On the rising edge of CLK with FWH4 Low, the contents of FWH0-FWH3 indicate the start of a FWH Read cycle. | | 2 | 1 | IDSEL | xxxx | ı | Indicates which FWH Flash Memory is selected. The value on FWH0-FWH3 is compared to the IDSEL strapping on the FWH Flash Memory pins to select which FWH Flash Memory is being addressed. | | 3-9 | 7 | ADDR | xxxx | ı | A 28-bit address is transferred, with the most significant nibble first. For the multi-byte read operation, the least significant bits (MSIZE of them) are treated as Don't Care, and the read operation is started with each of these bits reset to 0. Address lines A20-21 and A23-27 are treated as Don't Care during a normal memory array access, with A22=1, but are taken into account for a register access, with A22=0. (See Table 15.) | | 10 | 1 | MSIZE | xxxx | ı | This one clock cycle is driven by the host to determine the number of Bytes that will be transferred. M50FLW080 supports: single Byte transfer (0000b), 2-Byte transfer (0001b), 4-Byte transfer (0110b), 16-Byte transfer (0100b) and 128-Byte transfer (0111b). | | 11 | 1 | TAR | 1111b | I | The host drives FWH0-FWH3 to 1111b to indicate a turnaround cycle. | | 12 | 1 | TAR | 1111b<br>(float) | 0 | The FWH Flash Memory takes control of FWH0-FWH3 during this cycle. | | 13-14 | 2 | WSYNC | 0101b | 0 | The FWH Flash Memory drives FWH0-FWH3 to 0101b (short wait-sync) for two clock cycles, indicating that the data is not yet available. Two wait-states are always included. | | 15 | 1 | RSYNC | 0000b | 0 | The FWH Flash Memory drives FWH0-FWH3 to 0000b, indicating that data will be available during the next clock cycle. | | 16-17 | M=2n | DATA | xxxx | 0 | Data transfer is two CLK cycles, starting with the least significant nibble. If multi-Byte read operation is enabled, repeat cycle-16 and cycle-17 $n$ times, where $n = 2^{MSIZE}$ . | | previous<br>+1 | 1 | TAR | 1111b | 0 | The FWH Flash Memory drives FWH0-FWH3 to 1111b to indicate a turnaround cycle. | | previous<br>+1 | 1 | TAR | 1111b<br>(float) | N/A | The FWH Flash Memory floats its outputs, the host takes control of FWH0-FWH3. | Figure 7. FWH Bus Read Waveforms **Table 7. FWH Bus Write Field Definitions** | Clock<br>Cycle<br>Number | Clock<br>Cycle<br>Count | Field | FWH0-<br>FWH3 | Memory<br>I/O | Description | |--------------------------|-------------------------|-------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | START | 1110b | I | On the rising edge of CLK with FWH4 Low, the contents of FWH0-FWH3 indicate the start of a FWH Write Cycle. | | 2 | 1 | IDSEL | xxxx | I | Indicates which FWH Flash Memory is selected. The value on FWH0-FWH3 is compared to the IDSEL strapping on the FWH Flash Memory pins to select which FWH Flash Memory is being addressed. | | 3-9 | 7 | ADDR | xxxx | ı | A 28-bit address is transferred, with the most significant nibble first. Address lines A20-21 and A23-27 are treated as Don't Care during a normal memory array access, with A22=1, but are taken into account for a register access, with A22=0. (See Table 15.) | | 10 | 1 | MSIZE | XXXX | I | 0000(Single Byte Transfer) 0001 (Double Byte Transfer) 0010b (Quadruple Byte Transfer). | | 11-18 | M=2/4/8 | DATA | xxxx | I | Data transfer is two cycles, starting with the least significant nibble. (The first pair of nibbles is that at the address with A1-A0 set to 00, the second pair with A1-A0 set to 01, the third pair with A1-A0 set to 10, and the fourth pair with A1-A0 set to 11. In Double Byte Program the first pair of nibbles is that at the address with A0 set to 0, the second pair with A0 set to 1) | | previous<br>+1 | 1 | TAR | 1111b | I | The host drives FWH0-FWH3 to 1111b to indicate a turnaround cycle. | | previous<br>+1 | 1 | TAR | 1111b<br>(float) | 0 | The FWH Flash Memory takes control of FWH0-FWH3 during this cycle. | | previous<br>+1 | 1 | SYNC | 0000b | 0 | The FWH Flash Memory drives FWH0-FWH3 to 0000b, indicating it has received data or a command. | | previous<br>+1 | 1 | TAR | 1111b | 0 | The FWH Flash Memory drives FWH0-FWH3 to 1111b, indicating a turnaround cycle. | | previous<br>+1 | 1 | TAR | 1111b<br>(float) | N/A | The FWH Flash Memory floats its outputs and the host takes control of FWH0-FWH3. | Figure 8. FWH Bus Write Waveforms Table 8. LPC Bus Read Field Definitions (1-Byte) | Clock Cycle<br>Number | Clock<br>Cycle<br>Count | Field | LAD0-<br>LAD3 | Memory<br>I/O | Description | |-----------------------|-------------------------|------------------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | START | 0000b | I | On the rising edge of CLK with LFRAME Low, the contents of LAD0-LAD3 must be 0000b to indicate the start of a LPC cycle. | | 2 | 1 | CYCTYPE<br>+ DIR | 0100b | I | Indicates the type of cycle and selects 1-byte reading. Bits 3:2 must be 01b. Bit 1 indicates the direction of transfer: 0b for read. Bit 0 is Don't Care. | | 3-10 | 8 | ADDR | XXXX | 1 | A 32-bit address is transferred, with the most significant nibble first. A23-A31 must be set to 1. A22=1 for memory access, and A22=0 for register access. Table 5. shows the appropriate values for A21-A20. | | 11 | 1 | TAR | 1111b | I | The host drives LAD0-LAD3 to 1111b to indicate a turnaround cycle. | | 12 | 1 | TAR | 1111b<br>(float) | 0 | The LPC Flash Memory takes control of LAD0-LAD3 during this cycle. | | 13-14 | 2 | WSYNC | 0101b | 0 | The LPC Flash Memory drives LAD0-LAD3 to 0101b (short wait-sync) for two clock cycles, indicating that the data is not yet available. Two wait-states are always included. | | 15 | 1 | RSYNC | 0000b | 0 | The LPC Flash Memory drives LAD0-LAD3 to 0000b, indicating that data will be available during the next clock cycle. | | 16-17 | 2 | DATA | xxxx | 0 | Data transfer is two CLK cycles, starting with the least significant nibble. | | 18 | 1 | TAR | 1111b | 0 | The LPC Flash Memory drives LAD0-LAD3 to 1111b to indicate a turnaround cycle. | | 19 | 1 | TAR | 1111b<br>(float) | N/A | The LPC Flash Memory floats its outputs, the host takes control of LAD0-LAD3. | Figure 9. LPC Bus Read Waveforms (1-Byte) Table 9. LPC Bus Write Field Definitions (1 Byte) | Clock<br>Cycle<br>Number | Clock<br>Cycle<br>Count | Field | LAD0-<br>LAD3 | Memory<br>I/O | Description | |--------------------------|-------------------------|----------------------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | START | 0000b | I | On the rising edge of CLK with LFRAME Low, the contents of LAD0-LAD3 must be 0000b to indicate the start of a LPC cycle. | | 2 | 1 | CYCTY<br>PE +<br>DIR | 011Xb | I | Indicates the type of cycle. Bits 3:2 must be 01b. Bit 1 indicates the direction of transfer: 1b for write. Bit 0 is don't care (X). | | 3-10 | 8 | ADDR | xxxx | I | A 32-bit address is transferred, with the most significant nibble first. A23-A31 must be set to 1. A22=1 for memory access, and A22=0 for register access. Table 5. shows the appropriate values for A21-A20. | | 11-12 | 2 | DATA | XXXX | I | Data transfer is two cycles, starting with the least significant nibble. | | 13 | 1 | TAR | 1111b | I | The host drives LAD0-LAD3 to 1111b to indicate a turnaround cycle. | | 14 | 1 | TAR | 1111b<br>(float) | 0 | The LPC Flash Memory takes control of LAD0-LAD3 during this cycle. | | 15 | 1 | SYNC | 0000b | 0 | The LPC Flash Memory drives LAD0-LAD3 to 0000b, indicating it has received data or a command. | | 16 | 1 | TAR | 1111b | 0 | The LPC Flash Memory drives LAD0-LAD3 to 1111b, indicating a turnaround cycle. | | 17 | 1 | TAR | 1111b<br>(float) | N/A | The LPC Flash Memory floats its outputs and the host takes control of LAD0-LAD3. | Figure 10. LPC Bus Write Waveforms (1 Byte) Table 10. A/A Mux Bus Operations | Operation | G | w | RP | V <sub>PP</sub> | DQ7-DQ0 | |----------------|------------------------------------------------------------|--------------------------------------------|-----------------|-------------------------------------|------------| | Bus Read | V <sub>IL</sub> V <sub>IH</sub> V <sub>IH</sub> Don't Care | | Data Output | | | | Bus Write | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>CC</sub> or V <sub>PPH</sub> | Data Input | | Output Disable | V <sub>IH</sub> | V <sub>IH</sub> V <sub>IH</sub> Don't Care | | Hi-Z | | | Reset | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>IL</sub> | Don't Care | Hi-Z | #### **COMMAND INTERFACE** All Bus Write operations to the device are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. An internal Program/Erase Controller handles all timings, and verifies the correct execution of the Program and Erase commands. The Program/Erase Controller provides a Status Register whose output may be read at any time to monitor the progress or the result of the operation. The Command Interface reverts to the Read mode when power is first applied, or when exiting from Reset. Command sequences must be followed exactly. Any invalid combination of commands will be ignored. See Table 11. for the available Command Codes. **Table 11. Command Codes** | Hexa-<br>decimal | Command | |------------------|-------------------------------------------------------------------------------------------| | 10h | Alternative Program Setup, Double/<br>Quadruple Byte Program Setup, Chip<br>Erase Confirm | | 20h | Block Erase Setup | | 32h | Sector Erase Setup | | 40h | Program, Double/Quadruple Byte<br>Program Setup | | 50h | Clear Status Register | | 70h | Read Status Register | | 80h | Chip Erase Setup | | 90h | Read Electronic Signature | | B0h | Program/Erase Suspend | | D0h | Program/Erase Resume, Block Erase<br>Confirm, Sector Erase Confirm | | FFh | Read Memory Array | The following commands are the basic commands used to read from, write to, and configure the device. The following text descriptions should be read in conjunction with Table 13.. Read Memory Array Command. The Read Memory Array command returns the device to its Read mode, where it behaves like a ROM or EPROM. One Bus Write cycle is required to issue the Read Memory Array command and return the device to Read mode. Once the command is issued, the device remains in Read mode until another command is issued. From Read mode, Bus Read operations access the memory array. If the Program/Erase Controller is executing a Program or Erase operation, the device will not accept any Read Memory Array commands until the operation has completed. For a multibyte read, in the FWH mode, the address, that was transmitted with the command, will be automatically aligned, according to the MSIZE granularity. For example, if MSIZE=7, regardless of any values that are provided for A6-A0, the first output will be from the location for which A6-A0 are all '0's. Read Status Register Command. The Read Status Register command is used to read the Status Register. One Bus Write cycle is required to issue the Read Status Register command. Once the command is issued, subsequent Bus Read operations read the Status Register until another command is issued. See the section on the Status Register for details on the definitions of the Status Register bits. Read Electronic Signature Command. The Read Electronic Signature command is used to read the Manufacturer Code and the Device Code. One Bus Write cycle is required to issue the Read Electronic Signature command. Once the command is issued, the Manufacturer Code and Device Code can be read using conventional Bus Read operations, and the addresses shown in Table 12.. **Table 12. Electronic Signature Codes** | Co | ode | Address <sup>1</sup> | Data | |----------------|--------------------------|----------------------|------------| | Manufacturer ( | Code | 00000h | 20h | | Device Code | M50FLW080A<br>M50FLW080B | 00001h | 80h<br>81h | Note: 1. A22 should be '1', and the ID lines and upper address bits should be set according to the rules illustrated in Table 5., Table 6. and Table 8.. The device remains in this mode until another command is issued. That is, subsequent Bus Read operations continue to read the Manufacturer Code, or the Device Code, and not the Memory Array. **Program Command.** The Program command can be used to program a value to one address in the memory array at a time. The Program command works by changing appropriate bits from '1' to '0'. (It cannot change a bit from '0' back to '1'. Attempting to do so will not modify the value of the bit. Only the Erase command can set bits back to '1'. and does so for all of the bits in the block.) Two Bus Write operations are required to issue the Program command. The second Bus Write cycle latches the address and data, and starts the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the value in the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) If the address falls in a protected block, the Program operation will abort, the data in the memory array will not be changed, and the Status Register will indicate the error. During the Program operation, the memory will only accept the Read Status Register command and the Program/Erase Suspend command. All other commands are ignored. See Figure 22., for a suggested flowchart on using the Program command. Typical Program times are given in Table 18.. Quadruple Byte Program Command (A/A Mux Interface). The Quadruple Byte Program Command is used to program four adjacent Bytes in the memory array at a time. The four Bytes must differ only for addresses A0 and A1. Programming should not be attempted when V<sub>PP</sub> is not at V<sub>PPH</sub>. Five Bus Write operations are required to issue the command. The second, third and fourth Bus Write cycles latch the respective addresses and data of the first, second and third Bytes in the Program/ Erase Controller. The fifth Bus Write cycle latches the address and data of the fourth Byte and starts the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the value in the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) During the Quadruple Byte Program operation, the memory will only accept the Read Status Register and Program/Erase Suspend commands. All other commands are ignored. Note that the Quadruple Byte Program command cannot change a bit set to '0' back to '1' and attempting to do so will not modify its value. One of the erase commands must be used to set all of the bits in the block to '1'. See Figure 24., for a suggested flowchart on using the Quadruple Byte Program command. Typical Quadruple Byte Program times are given in Table 18.. **Double/Quadruple Byte Program Command** (FWH Mode). The Double/Quadruple Byte Program Command can be used to program two/four adjacent Bytes to the memory array at a time. The two Bytes must differ only for address A0; the four Bytes must differ only for addresses A0 and A1. Two Bus Write operations are required to issue the command. The second Bus Write cycle latches the start address and two/four data Bytes and starts the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the contents of the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) During the Double/Quadruple Byte Program operation the memory will only accept the Read Status register and Program/Erase Suspend commands. All other commands are ignored. Note that the Double/Quadruple Byte Program command cannot change a bit set to '0' back to '1' and attempting to do so will not modify its value. One of the erase commands must be used to set all of the bits in the block to '1'. See Figure 23., for a suggested flowchart on using the Double/Quadruple Byte Program command. Typical Double/Quadruple Byte Program times are given in Table 18.. Chip Erase Command. The Chip Erase Command erases the entire memory array, setting all of the bits to '1'. All previous data in the memory array are lost. This command, though, is only available under the A/A Mux interface. Two Bus Write operations are required to issue the command, and to start the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the contents of the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) Erasing should not be attempted when $V_{PP}$ is not at $V_{PPH}$ , otherwise the result is uncertain. During the Chip Erase operation, the memory will only accept the Read Status Register command. All other commands are ignored. See Figure 26., for a suggested flowchart on using the Chip Erase command. Typical Chip Erase times are given in Table 18.. **Block Erase Command.** The Block Erase command is used to erase a block, setting all of the bits to '1'. All previous data in the block are lost. Two Bus Write operations are required to issue the command. The second Bus Write cycle latches the block address and starts the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the contents of the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) If the block, or if at least one sector of the block (for the blocks that are split into sectors), is protected (FWH/LPC only) then the Block Erase operation will abort, the data in the block will not be changed, and the Status Register will indicate the error. During the Block Erase operation the memory will only accept the Read Status Register and Program/Erase Suspend commands. All other commands are ignored. See Figure 27., for a suggested flowchart on using the Block Erase command. Typical Block Erase times are given in Table 18.. **Sector Erase Command.** The Sector Erase command is used to erase a Uniform 4-KByte Sector, setting all of the bits to '1'. All previous data in the sector are lost. Two Bus Write operations are required to issue the command. The second Bus Write cycle latches the Sector address and starts the Program/Erase Controller. Once the command is issued, subsequent Bus Read operations read the contents of the Status Register. (See the section on the Status Register for details on the definitions of the Status Register bits.) If the Sector is protected (FWH/LPC only), the Sector Erase operation will abort, the data in the Sector will not be changed, and the Status Register will indicate the error. During the Sector Erase operation the memory will only accept the Read Status Register and Program/Erase Suspend commands. All other commands are ignored. See Figure 27., for a suggested flowchart on using the Sector Erase Command. Typical Sector Erase times are given in Table 18.. Clear Status Register Command. The Clear Status Register command is used to reset Status Register bits SR1, SR3, SR4 and SR5 to '0'. One Bus Write is required to issue the command. Once the command is issued, the device returns to its previous mode, subsequent Bus Read operations continue to output the data from the same area, as before. Once set, these Status Register bits remain set. They do *not* automatically return to '0', for example, when a new program or erase command is issued. If an error has occurred, it is essential that any error bits in the Status Register are cleared, by issuing the Clear Status Register command, before attempting a new program or erase command. **Program/Erase Suspend Command.** The Program/Erase Suspend command is used to pause the Program/Erase Controller during a program or Sector/Block Erase operation. One Bus Write cycle is required to issue the command. Once the command has been issued, it is necessary to poll the Program/Erase Controller Status bit until the Program/Erase Controller has paused. No other commands are accepted until the Program/Erase Controller has paused. After the Program/Erase Controller has paused, the device continues to output the contents of the Status Register until another command is issued. During the polling period, between issuing the Program/Erase Suspend command and the Program/ Erase Controller pausing, it is possible for the operation to complete. Once the Program/Erase Controller Status bit indicates that the Program/ Erase Controller is no longer active, the Program Suspend Status bit or the Erase Suspend Status bit can be used to determine if the operation has completed or is suspended. During Program/Erase Suspend, the Read Memory Array, Read Status Register, Read Electronic Signature and Program/Erase Resume commands will be accepted by the Command Interface. Additionally, if the suspended operation was Sector Erase or Block Erase then the program command will also be accepted. However, it should be noted that only the Sectors/Blocks not being erased may be read or programmed correctly. See Figure 25., and Figure 28., for suggested flowcharts on using the Program/Erase Suspend command. Typical times and delay durations are given in Table 18.. Program/Erase Resume Command. The Program/Erase Resume command can be used to restart the Program/Erase Controller after a Program/Erase Suspend has paused it. One Bus Write cycle is required to issue the command. Once the command is issued, subsequent Bus Read operations read the contents of the Status Register. **Table 13. Commands** | | 0 | Bus Operations <sup>(1)</sup> | | | | | | | | | | |-----------------------------------------------------------------|-------|-------------------------------|---------------|--------------|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Command | Cycle | 1st | | 2nd | | 3rd | | 4th | | 5 | th | | | | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read Memory<br>Array <sup>(2,10,11)</sup> | 1+ | Х | FFh | Read<br>Addr | Read<br>Data | (Read<br>Addr2) | (Read<br>Data2) | (Read<br>Addr3) | (Read<br>Data3) | (Read<br>Addr4) | (Read<br>Data4) | | Read Status<br>Register <sup>(3,10)</sup> | 1+ | Х | 70h | Х | Status<br>Reg | (X) | (Status<br>Reg) | (X) | (Status<br>Reg) | (X) | (Status<br>Reg) | | Read Electronic<br>Signature <sup>(10)</sup> | 1+ | Х | 90h or<br>98h | Sig<br>Addr | Signat<br>ure | (Sig<br>Addr) | (Signat ure) | (Sig<br>Addr) | (Signat ure) | (Sig<br>Addr) | (Signat ure) | | Program / Multiple<br>Byte program<br>(FWH) <sup>(4,9,11)</sup> | 2 | Х | 40h or<br>10h | Prog<br>Addr | Prog<br>Data | | | | | | | | Quadruple Byte<br>Program<br>(A/A Mux) <sup>(4,12)</sup> | 5 | Х | 30h | A1 | Prog<br>Data1 | A2 | Prog<br>Data2 | А3 | Prog<br>Data3 | A4 | Prog<br>Data4 | | Chip Erase <sup>(4)</sup> | 2 | Х | 80h | Х | 10h | | | | | | | | Block Erase <sup>(4)</sup> | 2 | Х | 20h | ВА | D0h | | | | | | | | Sector Erase <sup>(4)</sup> | 2 | Х | 32h | SA | D0h | | | | | | | | Clear Status<br>Register <sup>(5)</sup> | 1 | Х | 50h | | | | | | | | | | Program/Erase<br>suspend <sup>(6)</sup> | 1 | Х | B0h | | | | | | | | | | Program/Erase resume <sup>(7)</sup> | 1 | Х | D0h | | | | | | | | | | | 1 | Х | 00h | | | | | | | | | | | 1 | Х | 01h | | | | | | | | | | Invalid reserved <sup>(8)</sup> | 1 | Х | 60h | | | | | | | | | | | 1 | Х | 2Fh | | | | | | | | | | | 1 | Х | C0h | | | | | | | | | Note: 1. For all commands: the first cycle is a Write. For the first three commands (Read Memory, Read Status Register, Read Electronic Signature), the second and next cycles are READ. For the remaining commands, the second and next cycles are WRITE. BA = Any address in the Block, SA = Any address in the Sector. X = Don't Care, except that A22=1 (for FWH or LPC mode), and A21 and A20 are set according to the rules shown in Table 5. (for LPC mode) - 2. After a Read Memory Array command, read the memory as normal until another command is issued. - 3. After a Read Status Register command, read the Status Register as normal until another command is issued. - 4. After the erase and program commands read the Status Register until the command completes and another command is issued. - 5. After the Clear Status Register command bits SR1, SR3, SR4 and SR5 in the Status Register are reset to '0'. - 6. While an operation is being Program/Erase Suspended, the Read Memory Array, Read Status Register, Program (during Erase Suspend) and Program/Erase Resume commands can be issued. - 7. The Program/Erase Resume command causes the Program/Erase suspended operation to resume. Read the Status Register until the Program/Erase Controller completes and the memory returns to Read Mode. - 8. Do not use Invalid or Reserved commands. - 9. Multiple Byte Program PA= start address, A0 (Double Byte Program) A0 and A1 (Quadruple Byte Program) are Don't Care. PD is two or four Bytes depending on Msize code. - 10. "1+" indicates that there is one write cycle, followed by any number of read cycles. - 11. Configuration registers are accessed directly without using any specific command code. A single Bus Write or Bus Read Operation is all that is needed. - 12. Addresses A1, A2, A3 and A4 must be consecutive addresses, differing only in address bits A0 and A1. #### STATUS REGISTER The Status Register provides information on the current or previous Program or Erase operation. The bits in the Status Register convey specific information about the progress of the operation. To read the Status Register, the Read Status Register command can be issued. The Status Register is automatically read after Program, Erase and Program/Erase Resume commands are issued. The Status Register can be read from any address. The text descriptions, below, should be read in conjunction with Table 14., where the meanings of the Status Register bits are summarized. #### Program/Erase Controller Status (Bit SR7). This bit indicates whether the Program/Erase Controller is active or inactive. When the Program/Erase Controller Status bit is '0', the Program/Erase Controller is active; when the bit is '1', the Program/Erase Controller is inactive. The Program/Erase Controller Status is '0' immediately after a Program/Erase Suspend command is issued, until the Program/Erase Controller pauses. After the Program/Erase Controller pauses, the bit is '1'. The end of a Program and Erase operation can be found by polling the Program/Erase Controller Status bit can be polled. The other bits in the Status Register should not be tested until the Program/Erase Controller has completed the operation (and the Program/Erase Controller Status bit is '1'). After the Program/Erase Controller has completed its operation, the Erase Status, Program Status, $V_{PP}$ Status and Block/Sector Protection Status bits should be tested for errors. Erase Suspend Status (Bit SR6). This bit indicates that an Erase operation has been suspended, and that it is waiting to be resumed. The Erase Suspend Status should only be considered valid when the Program/Erase Controller Status bit is '1' (Program/Erase Controller inactive). After a Program/Erase Suspend command is issued, the memory may still complete the operation rather than entering the Suspend mode. When the Erase Suspend Status bit is '0', the Program/Erase Controller is active or has completed its operation. When the bit is '1', a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. When a Program/Erase Resume command is issued, the Erase Suspend Status bit returns to '0'. **Erase Status (Bit SR5).** This bit indicates if a problem has occurred during the erasing of a Sector or Block. The Erase Status bit should be read once the Program/Erase Controller Status bit is '1' (Program/Erase Controller inactive). When the Erase Status bit is '0', the memory has successfully verified that the Sector/Block has been erased correctly. When the Erase Status bit is '1', the Program/Erase Controller has applied the maximum number of pulses to the Sector/Block and still failed to verify that the Sector/Block has been erased correctly. Once the Erase Status bit is set to '1', it can only be reset to '0' by a Clear Status Register command, or by a hardware reset. If it is set to '1', it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to have failed, too. **Program Status (Bit SR4).** This bit indicates if a problem has occurred during the programming of a byte. The Program Status bit should be read once the Program/Erase Controller Status bit is '1' (Program/Erase Controller inactive). When the Program Status bit is '0', the memory has successfully verified that the byte has been programmed correctly. When the Program Status bit is '1', the Program/Erase Controller has applied the maximum number of pulses to the byte and still failed to verify that the byte has been programmed correctly. Once the Program Status bit is set to '1', it can only be reset to '0' by a Clear Status Register command, or by a hardware reset. If it is set to '1', it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to have failed, too. **V<sub>PP</sub> Status (Bit SR3).** This bit indicates whether an invalid voltage was detected on the V<sub>PP</sub> pin at the beginning of a Program or Erase operation. The V<sub>PP</sub> pin is only sampled at the beginning of the operation. Indeterminate results can occur if V<sub>PP</sub> becomes invalid during a Program or Erase operation. Once the V<sub>PP</sub> Status bit set to '1', it can only be reset to '0' by a Clear Status Register command, or by a hardware reset. If it is set to '1', it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to have failed, too. Program Suspend Status (Bit SR2). This bit indicates that a Program operation has been suspended, and that it is waiting to be resumed. The Program Suspend Status should only be considered valid when the Program/Erase Controller Status bit is '1' (Program/Erase Controller inactive). After a Program/Erase Suspend command is issued, the memory may still complete the operation instead of entering the Suspend mode. When the Program Suspend Status bit is '0', the Program/Erase Controller is active, or has completed its operation. When the bit is '1', a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. When a Program/Erase Resume command is issued, the Program Suspend Status bit returns to '0'. Block/Sector Protection Status (Bit SR1). The Block/Sector Protection Status bit can be used to identify if the Program or Erase operation has tried to modify the contents of a protected block or sector. When the Block/Sector Protection Status bit is reset to '0', no Program or Erase operations have been attempted on protected blocks or sectors since the last Clear Status Register command or hardware reset. When the Block/Sector Protection Status bit is '1', a Program or Erase operation has been attempted on a protected block or sector. Once it is set to '1', the Block/Sector Protection Status bit can only be reset to '0' by a Clear Status Register command or by a hardware reset. If it is set to '1', it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to have failed, too. Using the A/A Mux Interface, the Block/Sector Protection Status bit is always '0'. **Reserved (Bit SR0).** Bit 0 of the Status Register is reserved. Its value should be masked. **Table 14. Status Register Bits** | Operation | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | |-------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|-----| | Program active | '0' | X <sup>(1)</sup> | '0' | '0' | '0' | '0' | '0' | | Program suspended | '1 | X <sup>(1)</sup> | '0' | '0' | '0' | '1' | '0' | | Program completed successfully | '1' | X <sup>(1)</sup> | '0' | '0' | '0' | '0' | '0' | | Program failure due to V <sub>PP</sub> Error | '1' | X <sup>(1)</sup> | '0' | '1' | '1' | '0' | '0' | | Program failure due to Block/Sector Protection (FWH/LPC Interface only) | '1' | X <sup>(1)</sup> | '0' | '1' | '0' | '0' | '1' | | Program failure due to cell failure | '1' | X <sup>(1)</sup> | '0' | '1' | '0' | '0' | '0' | | Erase active | '0' | '0' | '0' | '0' | '0' | '0' | '0' | | Erase suspended | '1' | '1' | '0' | '0' | '0' | '0' | '0' | | Erase completed successfully | '1' | '0' | '0' | '0' | '0' | '0' | '0' | | Erase failure due to V <sub>PP</sub> Error | '1' | '0' | '1' | '0' | '1' | '0' | '0' | | Erase failure due to Block/Sector Protection (FWH/LPC Interface only) | '1' | '0' | '1' | '0' | '0' | '0' | '1' | | Erase failure due to failed cell(s) in block or sector | '1' | '0' | '1' | '0' | '0' | '0' | '0' | Note: 1. For Program operations during Erase Suspend, the SR6 bit is '1', otherwise the SR6 bit is '0'. # FIRMWARE HUB/LOW PIN COUNT (FWH/LPC) INTERFACE CONFIGURATION REGISTERS When the Firmware Hub Interface/Low Pin Count is selected, several additional registers can be accessed. These registers control the protection status of the Blocks/Sectors, read the General Purpose Input pins and identify the memory using the manufacturer code. See Table 15. for the memory map of the Configuration Registers. The Configuration registers are accessed directly without using any specific command code. A single Bus Write or Bus Read Operation, with the appropriate address (including A22=0), is all that is needed. #### **Lock Registers** The Lock Registers control the protection status of the Blocks/Sectors. Each Block/Sector has its own Lock Register. Three bits within each Lock Register control the protection of each Block/Sector: the Write Lock Bit, the Read Lock Bit and the Lock Down Bit. The Lock Registers can be read and written. Care should be taken, though, when writing. Once the Lock Down Bit is set, '1', further modifications to the Lock Register cannot be made until it is cleared again by a reset or power-up. See Table 16. for details on the bit definitions of the Lock Registers. Write Lock. The Write Lock Bit determines whether the contents of the Block/Sector can be modified (using the Program or Erase Command). When the Write Lock Bit is set, '1', the Block/Sector is write protected – any operations that attempt to change the data in the Block/Sector will fail, and the Status Register will report the error. When the Write Lock Bit is reset, '0', the Block/Sector is not write protected by the Lock Register, and may be modified, unless it is write protected by some other means. If the Top Block Lock signal, $\overline{\text{TBL}}$ , is Low, $V_{\text{IL}}$ , then the Top Block (Block 15) is write protected, and cannot be modified. Similarly, if the Write Protect signal, WP, is Low, $V_{\text{IL}}$ , then the Main Blocks (Blocks 0 to 14) are write protected, and cannot be modified. For details, see APPENDIX A. and Table 16 After power-up, or reset, the Write Lock Bit is always set to '1' (write-protected). Read Lock. The Read Lock bit determines whether the contents of the Block/Sector can be read (in Read mode). When the Read Lock Bit is set, '1', the Block/Sector is read protected – any operation that attempts to read the contents of the Block/Sector will read 00h instead. When the Read Lock Bit is reset, '0', read operations are allowed in the Block/Sector, and return the value of the data that had been programmed in the Block/Sector. After power-up, or reset, the Read Lock Bit is always reset to '0' (not read-protected). Lock Down. The Lock Down Bit provides a mechanism for protecting software data from simple hacking and malicious attack. When the Lock Down Bit is set, '1', further modification to the Write Lock, Read Lock and Lock Down Bits cannot be performed. A reset, or power-up, is required before changes to these bits can be made. When the Lock Down Bit is reset, '0', the Write Lock, Read Lock and Lock Down Bits can be changed. **Table 15. Configuration Register Map** | Mnemonic | Register Name | Memory<br>Address | Default<br>Value | Access | | |-----------------------------------------------|------------------------------------------------------------------------------|-------------------|------------------|--------|--| | Lock Registers (For details, see APPENDIX A.) | | | | | | | GPI_REG | Firmware Hub/Low Pin Count (FWH/LPC) General Purpose Input Register FBC0100h | | N/A | R | | | MANU_REG | Manufacturer Code Register | FBC0000h | 20h | R | | Note: In LPC mode, a most significant nibble, F, must be added to the memory address. For all registers, A22=0, and the remaining address bits should be set according to the rules shown in the ADDR field of Table 6. to Table 9. **Table 16. Lock Register Bit Definitions** | Bit | Bit Name | Value | Function <sup>(1)</sup> | | | |-------------|------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | | | Reserved | | | | | | '1' | Bus Read operations in this Block or Sector always return 00h. | | | | 2 Read-Lock | | '0' | Bus read operations in this Block or Sector return the Memory Array contents. (Default value). | | | | 1 | Lock-Down | '1' | Changes to the Read-Lock bit and the Write-Lock bit cannot be performed. Once a '1' is written to the Lock-Down bit it cannot be cleared to '0'; the bit is always reset to '0' following a Reset (using RP or INIT) or after power-up. | | | | | | '0' | Read-Lock and Write-Lock can be changed by writing new values to them. (Default value). | | | | 0 | '1' | | Register. The | | Program and Erase operations in this Block or Sector will set an error in the Status Register. The memory contents will not be changed. (Default value). | | | Write-Lock | '0' | Program and Erase operations in this Block or Sector are executed and will modify the Block or Sector contents. | | | Note: 1. Applies to the registers that are defined in Table 34. and Table 35.. **Table 17. General Purpose Inputs Register Definition** | Bit | Bit Name | Value | Function <sup>(1)</sup> | | | |-----|----------|-------|--------------------------------------|-----|--------------------------------------| | 7-5 | | | Reserved | | | | 4 | GPI4 | '1' | Input Pin GPI4 is at V <sub>IH</sub> | | | | 4 | 4 GP14 | '0' | Input Pin GPI4 is at V <sub>IL</sub> | | | | 3 | CDIa | '1' | Input Pin GPI3 is at V <sub>IH</sub> | | | | 3 | 3 GPI3 | '0' | Input Pin GPI3 is at V <sub>IL</sub> | | | | 2 | GPI2 | '1' | Input Pin GPI2 is at V <sub>IH</sub> | | | | | GPIZ | GPIZ | GPIZ | '0' | Input Pin GPI2 is at V <sub>IL</sub> | | 1 | GPI1 | '1' | Input Pin GPI1 is at V <sub>IH</sub> | | | | ' | GPII | '0' | Input Pin GPI1 is at V <sub>IL</sub> | | | | 0 | CDIO | '1' | Input Pin GPI0 is at V <sub>IH</sub> | | | | | GPI0 | '0' | Input Pin GPI0 is at V <sub>IL</sub> | | | Note: 1. Applies to the General Purpose Inputs Register (GPI-REG). #### Firmware Hub/Low Pin Count (FWH/LPC) General Purpose Input Register The FWH/LPC General Purpose Input Register holds the state of the General Purpose Input pins, GPI0-GPI4. When this register is read, the state of these pins is returned. This register is read-only. Writing to it has no effect. The signals on the FWH/LPC Interface General Purpose Input pins should remain constant throughout the whole Bus Read cycle. #### **Manufacturer Code Register** Reading the Manufacturer Code Register returns the value 20h, which is the Manufacturer Code for STMicroelectronics. This register is read-only. Writing to it has no effect. ### **PROGRAM AND ERASE TIMES** The Program and Erase times are shown in Table 18.. **Table 18. Program and Erase Times** | Parameter | Interface | Test Condition | Min | Typ <sup>(1)</sup> | Max | Unit | |----------------------------------------------------------------------------|------------------------|-----------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------|-----|------| | Byte Program | | | | 10 | 200 | μs | | Double Byte Program | FWH | V <sub>PP</sub> = 12V ± 5% | | 10 <sup>(3)</sup> | 200 | μs | | Quadruple Byte Program | A/A Multiplexed<br>FWH | V <sub>PP</sub> = 12V ± 5% | | 10 <sup>(4)</sup> | 200 | μs | | Plack Program | | V <sub>PP</sub> = 12V ± 5% | | 0.1 <sup>(5)</sup> | 5 | | | Block Program | | V <sub>PP</sub> = V <sub>CC</sub> | 10 200<br>10 <sup>(3)</sup> 200<br>10 <sup>(4)</sup> 200 | 5 | S | | | 2 - 1 - 2 - (4 KD + - 2)(2) | | V <sub>PP</sub> = 12V ± 5% | | 0.4 | 4 | | | Sector Erase (4 KBytes) <sup>(2)</sup> | | V <sub>PP</sub> = V <sub>CC</sub> | | 10<br>10 <sup>(3)</sup><br>10 <sup>(4)</sup><br>0.1 <sup>(5)</sup><br>0.4<br>0.5<br>0.75 | 5 | S | | Block Erase (64 KBytes) | | V <sub>PP</sub> = 12V ± 5% | | 0.75 | 8 | s | | Block Erase (04 NBytes) | | V <sub>PP</sub> = V <sub>CC</sub> | | 1 | 10 | 5 | | Chip Erase | A/A Multiplexed | V <sub>PP</sub> = 12V ± 5% | | 10 | | s | | Program/Erase Suspend to Program pause <sup>(2)</sup> | | | | | 5 | μs | | Program/Erase Suspend to Block Erase/<br>Sector Erase pause <sup>(2)</sup> | | | | | 30 | μs | - Note: 1. T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.3V 2. Sampled only, not 100% tested. 3. Time to program two Bytes. 4. Time to program four Bytes. 5. Time obtained executing the Quadruple Byte Program command. ### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality docu- **Table 19. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------|-----------------------|-----------------------|------| | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering | See note <sup>1</sup> | | °C | | V <sub>IO</sub> | Input or Output range <sup>2</sup> | -0.50 | V <sub>CC</sub> + 0.6 | V | | V <sub>CC</sub> | Supply Voltage | -0.50 | 4 | V | | V <sub>PP</sub> | Program Voltage | -0.6 | 13 | V | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) <sup>3</sup> | -2000 | 2000 | V | Note: 1. Compliant with JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU <sup>2.</sup> Minimum voltage may undershoot to -2V for less than 20ns during transitions. Maximum voltage may overshoot to $V_{CC} + 2V$ for less than 20ns during transitions. 3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) ### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 20., Table 21. and Table 22.. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 20. Operating Conditions** | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | 3.0 | 3.6 | V | | T <sub>A</sub> | Ambient Operating Temperature | -20 | 85 | °C | Table 21. FWH/LPC Interface AC Measurement Conditions | Parameter | Value | Unit | |---------------------------------------|-------------------------------|------| | Load Capacitance (C <sub>L</sub> ) | 10 | pF | | Input Rise and Fall Times | ≤ 1.4 | ns | | Input Pulse Voltages | 0.2 $V_{CC}$ and 0.6 $V_{CC}$ | V | | Input and Output Timing Ref. Voltages | 0.4 V <sub>CC</sub> | V | Table 22. A/A Mux Interface AC Measurement Conditions | Parameter | Value | Unit | |---------------------------------------|--------|------| | Load Capacitance (C <sub>L</sub> ) | 30 | pF | | Input Rise and Fall Times | ≤ 10 | ns | | Input Pulse Voltages | 0 to 3 | V | | Input and Output Timing Ref. Voltages | 1.5 | V | Figure 11. FWH/LPC Interface AC Measurement I/O Waveforms Figure 12. A/A Mux Interface AC Measurement I/O Waveform Figure 13. AC Measurement Load Circuit Table 23. Impedance | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------------------|----------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | $V_{IN} = 0V$ | | 13 | pF | | C <sub>CLK</sub> <sup>(1)</sup> | Clock Capacitance | V <sub>IN</sub> = 0V | 3 | 12 | pF | | L <sub>PIN</sub> <sup>(2)</sup> | Recommended Pin Inductance | | | 20 | nH | Note: 1. Sampled only, not 100% tested. 2. See PCI Specification. 3. T<sub>A</sub> = 25°C, f = 1MHz. **Table 24. DC Characteristics** | Symbol | Parameter | Interface | Test Condition | Min | Max | Unit | |---------------------------------|------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------| | V <sub>IH</sub> | Input High Voltage | FWH | | 0.5 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V IH | Input High Voltage | A/A Mux | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | FWH/LPC | | -0.5 | 0.3 V <sub>CC</sub> | V | | V IL | input Low voitage | A/A Mux | | -0.5 | 0.8 | V | | V <sub>IH</sub> (INIT) | INIT Input High Voltage | FWH/LPC | | 1.1 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> (INIT) | INIT Input Low Voltage | FWH/LPC | | -0.5 | 0.2 V <sub>CC</sub> | V | | I <sub>LI</sub> <sup>(2)</sup> | Input Leakage Current | | $0V \le V_{IN} \le V_{CC}$ | | ±10 | μΑ | | I <sub>LI2</sub> | IC, IDx Input Leakage<br>Current | | IC, ID0, ID1, ID2, ID3 <sup>(3)</sup> = V <sub>CC</sub> | | 200 | μA | | R <sub>IL</sub> | IC, IDx Input Pull Low<br>Resistor | | | 20 | 100 | kΩ | | Voh | Output High Voltage | FWH/LPC | $I_{OH} = -500 \mu A$ | 0.9 V <sub>CC</sub> | | V | | VOH | Output Flight Voltage | A/A Mux | I <sub>OH</sub> = -100μA | V <sub>CC</sub> - 0.4 | | V | | V <sub>OL</sub> | Output Low Voltage | FWH/LPC | I <sub>OL</sub> = 1.5mA | | 0.1 V <sub>CC</sub> | V | | VOL | Output Low voltage | A/A Mux | I <sub>OL</sub> = 1.8mA | | 0.45 | V | | I <sub>LO</sub> | Output Leakage Current | | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±10 | μΑ | | V <sub>PP1</sub> | V <sub>PP</sub> Voltage | | | 3 | 3.6 | V | | V <sub>PPH</sub> | V <sub>PP</sub> Voltage<br>(Fast Erase) | | | 11.4 | 12.6 | V | | V <sub>LKO</sub> <sup>(1)</sup> | V <sub>CC</sub> Lockout Voltage | | | 1.8 | 2.3 | V | | I <sub>CC1</sub> | Supply Current (Standby) | FWH/LPC | $FWH4/\overline{LFRAME} = 0.9V_{CC}$ $V_{PP} = V_{CC}$ All other inputs 0.9V <sub>CC</sub> to 0.1V <sub>CC</sub> $V_{CC} = 3.6V, f(CLK) = 33MHz$ | | 100 | μΑ | | I <sub>CC2</sub> | Supply Current (Standby) | FWH/LPC | $FWH4/\overline{LFRAME} = 0.1 \text{ V}_{CC}, \text{ V}_{PP} = \\ \text{V}_{CC} \\ All \text{ other inputs } 0.9 \text{ V}_{CC} \text{ to } 0.1 \text{ V}_{CC} \\ \text{V}_{CC} = 3.6 \text{V}, \text{ f}(CLK) = 33 \text{MHz}$ | | 10 | mA | | I <sub>CC3</sub> | Supply Current<br>(Any internal operation<br>active) | FWH/LPC | $V_{CC} = V_{CC} \text{ max}, V_{PP} = V_{CC}$ $f(CLK) = 33MHz$ $I_{OUT} = 0mA$ | | 60 | mA | | I <sub>CC4</sub> | Supply Current (Read) | A/A Mux | $\overline{G} = V_{IH}, f = 6MHz$ | | 20 | mA | | I <sub>CC5</sub> <sup>(1)</sup> | Supply Current<br>(Program/Erase) | A/A Mux | Program/Erase Controller Active | | 20 | mA | | Ірр | V <sub>PP</sub> Supply Current<br>(Read/Standby) | | V <sub>PP</sub> ≥ V <sub>CC</sub> | | 400 | μА | | , (1) | V <sub>PP</sub> Supply Current | | $V_{PP} = V_{CC}$ | | 40 | mA | | I <sub>PP1</sub> <sup>(1)</sup> | (Program/Erase active) | | V <sub>PP</sub> = 12V ± 5% | | 15 | mA | | | l | | i . | | | | Note: 1. Sampled only, not 100% tested. 2. Input leakage currents include High-Z output leakage for all bi-directional buffers with tri-state outputs. 3. ID0 and ID1 are RFU in LPC mode. Figure 14. FWH/LPC Interface Clock Waveform Table 25. FWH/LPC Interface Clock Characteristics | Symbol | Parameter | Test Condition | | Value | Unit | |------------------|-------------------------------|----------------|-----|-------|------| | t <sub>CYC</sub> | CLK Cycle Time <sup>(1)</sup> | | Min | 30 | ns | | tHIGH | CLK High Time | | Min | 11 | ns | | t <sub>LOW</sub> | CLK Low Time | | Min | 11 | ns | | | CLK Slew Rate peak to | peak to peak | Min | 1 | V/ns | | CLK Siew Rate | peak to peak | Max | 4 | V/ns | | Note: 1. Devices on the PCI Bus must work with any clock frequency between DC and 33MHz. Below 16MHz devices may be guaranteed by design rather than tested. Refer to PCI Specification. Figure 15. FWH/LPC Interface AC Signal Timing Waveforms Table 26. FWH/LPC Interface AC Signal Timing Characteristics | Symbol | PCI<br>Symbol | Parameter | | Value | Unit | |----------------------------------------|------------------|--------------------------------------------|-----|-------|------| | tchqv | t <sub>val</sub> | CLK to Data Out | Min | 2 | ns | | CHQV | vai | CENTO Data Out | Max | 11 | ns | | t <sub>CHQX</sub> <sup>(1)</sup> | t <sub>on</sub> | CLK to Active<br>(Float to Active Delay) | Min | 2 | ns | | t <sub>CHQZ</sub> | t <sub>off</sub> | CLK to Inactive<br>(Active to Float Delay) | Max | 28 | ns | | tavch<br>tdvch | t <sub>su</sub> | Input Set-up Time <sup>(2)</sup> | Min | 7 | ns | | t <sub>CHAX</sub><br>t <sub>CHDX</sub> | t <sub>h</sub> | Input Hold Time <sup>(2)</sup> | Min | 0 | ns | | t <sub>FLCH</sub> | | Input Set-up time on FWH4 | Min | 10 | ns | | tCHFH | | Input Hold time on FWH4 | Min | 5 | ns | Note: 1. The timing measurements for Active/Float transitions are defined when the current through the pin equals the leakage current specification. <sup>2.</sup> Applies to all inputs except CLK and FWH4. Figure 16. Reset AC Waveforms **Table 27. Reset AC Characteristics** | Symbol | Parameter | Test Condition | | Value | Unit | |----------------------------------------|----------------------------------------------|------------------------|-----|-------|-------| | t <sub>PLPH</sub> | RP or INIT Reset Pulse Width | | Min | 100 | ns | | | RP or INIT Slew Rate <sup>(1)</sup> | Rising edge only | Min | 50 | mV/ns | | tpHFL | RP or INIT High to FWH4/<br>LFRAME Low | FWH/LPC Interface only | Min | 30 | μs | | t <sub>PHWL</sub><br>t <sub>PHGL</sub> | RP High to Write Enable or Output Enable Low | A/A Mux Interface only | Min | 50 | μs | Note: 1. See Chapter 4 of the PCI Specification. tAVAV -NEXT ADDR VALID ROW ADDR VALID A0-A10 COLUMN ADDR VALID tAVCL tAVCH tCLAX → tCHAX RCtCHQV G tGLQV tGHQZ tGLQX 🕂 tGHQX -DQ0-DQ7 VALID $\overline{\mathsf{w}}$ tPHAV RP AI03406 Figure 17. A/A Mux Interface Read AC Waveforms Table 28. A/A Mux Interface Read AC Characteristics | Symbol | Parameter | Test Condition | | Value | Unit | |----------------------------------|----------------------------------------|----------------|-----|-------|------| | t <sub>AVAV</sub> | Read Cycle Time | | Min | 250 | ns | | tavcl | Row Address Valid to RC Low | | Min | 50 | ns | | t <sub>CLAX</sub> | RC Low to Row Address Transition | | Min | 50 | ns | | tavch | Column Address Valid to RC high | | Min | 50 | ns | | t <sub>CHAX</sub> | RC High to Column Address Transition | | Min | 50 | ns | | t <sub>CHQV</sub> <sup>(1)</sup> | RC High to Output Valid | | Max | 150 | ns | | t <sub>GLQV</sub> <sup>(1)</sup> | Output Enable Low to Output Valid | | Max | 50 | ns | | t <sub>PHAV</sub> | RP High to Row Address Valid | | Min | 1 | μs | | t <sub>GLQX</sub> | Output Enable Low to Output Transition | | Min | 0 | ns | | t <sub>GHQZ</sub> | Output Enable High to Output Hi-Z | | Max | 50 | ns | | t <sub>GHQX</sub> | Output Hold from Output Enable High | _ | Min | 0 | ns | Note: 1. $\overline{G}$ may be delayed up to $t_{CHQV} - t_{GLQV}$ after the rising edge of $R\overline{C}$ without impact on $t_{CHQV}$ . Figure 18. A/A Mux Interface Write AC Waveforms Table 29. A/A Mux Interface Write AC Characteristics | Symbol | Parameter | Test Condition | | Value | Unit | |-------------------------------------|----------------------------------------------|----------------|-----|-------|------| | t <sub>WLWH</sub> | Write Enable Low to Write Enable High | | Min | 100 | ns | | t <sub>DVWH</sub> | Data Valid to Write Enable High | | Min | 50 | ns | | t <sub>WHDX</sub> | Write Enable High to Data Transition | | Min | 5 | ns | | t <sub>AVCL</sub> | Row Address Valid to RC Low | | Min | 50 | ns | | t <sub>CLAX</sub> | RC Low to Row Address Transition | | Min | 50 | ns | | tavch | Column Address Valid to RC High | | Min | 50 | ns | | t <sub>CHAX</sub> | RC High to Column Address Transition | | Min | 50 | ns | | t <sub>WHWL</sub> | Write Enable High to Write Enable Low | | Min | 100 | ns | | tchwh | RC High to Write Enable High | | Min | 50 | ns | | t <sub>VPHWH</sub> <sup>(1)</sup> | V <sub>PP</sub> High to Write Enable High | | Min | 100 | ns | | twHGL | Write Enable High to Output Enable Low | | Min | 30 | ns | | t <sub>WHRL</sub> | Write Enable High to RB Low | | Min | 0 | ns | | t <sub>QVVPL</sub> <sup>(1,2)</sup> | Output Valid, RB High to V <sub>PP</sub> Low | | Min | 0 | ns | Note: 1. Sampled only, not 100% tested. 2. Applicable if V<sub>PP</sub> is seen as a logic input (V<sub>PP</sub> < 3.6V). ## **PACKAGE MECHANICAL** Figure 19. PLCC32 – 32 pin Rectangular Plastic Leaded Chip Carrier, Package Outline Note: Drawing is not to scale. Table 30. PLCC32 – 32 pin Rectangular Plastic Leaded Chip Carrier, Package Mechanical Data | Comple ed | millimeters | | | inches | | | | |-----------|-------------|-------|-------|--------|-------|-------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | А | | 3.18 | 3.56 | | 0.125 | 0.140 | | | A1 | | 1.53 | 2.41 | | 0.060 | 0.095 | | | A2 | | 0.38 | _ | | 0.015 | _ | | | В | | 0.33 | 0.53 | | 0.013 | 0.021 | | | B1 | | 0.66 | 0.81 | | 0.026 | 0.032 | | | СР | | | 0.10 | | | 0.004 | | | D | | 12.32 | 12.57 | | 0.485 | 0.495 | | | D1 | | 11.35 | 11.51 | | 0.447 | 0.453 | | | D2 | | 4.78 | 5.66 | | 0.188 | 0.223 | | | D3 | 7.62 | _ | _ | 0.300 | _ | _ | | | E | | 14.86 | 15.11 | | 0.585 | 0.595 | | | E1 | | 13.89 | 14.05 | | 0.547 | 0.553 | | | E2 | | 6.05 | 6.93 | | 0.238 | 0.273 | | | E3 | 10.16 | _ | _ | 0.400 | _ | _ | | | е | 1.27 | _ | _ | 0.050 | - | _ | | | F | | 0.00 | 0.13 | | 0.000 | 0.005 | | | R | 0.89 | _ | _ | 0.035 | _ | - | | | N | 32 | | | 32 | | | | TSOP-a Figure 20. TSOP32 – 32 lead Plastic Thin Small Outline, 8x14 mm, Package Outline Note: Drawing is not to scale. Table 31. TSOP32 - 32 lead Plastic Thin Small Outline, 8x14 mm, Package Mechanical Data | Symbol | millimeters | | | | inches | | |--------|-------------|--------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0.0472 | | A1 | | 0.050 | 0.150 | | 0.0020 | 0.0059 | | A2 | | 0.950 | 1.050 | | 0.0374 | 0.0413 | | α | | 0 | 5 | | 0 | 5 | | В | | 0.170 | 0.270 | | 0.0067 | 0.0106 | | С | | 0.100 | 0.210 | | 0.0039 | 0.0083 | | СР | | | 0.100 | | | 0.0039 | | D | | 13.800 | 14.200 | | 0.5433 | 0.5591 | | D1 | | 12.300 | 12.500 | | 0.4843 | 0.4921 | | е | 0.500 | _ | _ | 0.0197 | _ | _ | | E | | 7.900 | 8.100 | | 0.3110 | 0.3189 | | L | | 0.500 | 0.700 | | 0.0197 | 0.0276 | | N | 32 | | | 32 | | | Figure 21. TSOP40 – 40 lead Plastic Thin Small Outline, 10 x 20mm, Package Outline Note: Drawing is not to scale. Table 32. TSOP40 - 40 lead Plastic Thin Small Outline, 10 x 20mm, Package Mechanical Data | Symbol | millimeters | | | | inches | | |--------|-------------|--------|--------|-----|--------|-----| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0 | | A1 | | 0.050 | 0.150 | | 0 | 0 | | A2 | | 0.950 | 1.050 | | 0 | 0 | | В | | 0.170 | 0.270 | | 0 | 0 | | С | | 0.100 | 0.210 | | 0 | 0 | | СР | | | 0.100 | | | 0 | | D | | 19.800 | 20.200 | | 1 | 1 | | D1 | | 18.300 | 18.500 | | 1 | 1 | | е | 0.500 | _ | _ | 0 | _ | _ | | E | | 9.900 | 10.100 | | 0 | 0 | | L | | 0.500 | 0.700 | | 0 | 0 | | α | | 0 | 5 | | 0 | 5 | | N | 40 | | | 40 | | | #### **PART NUMBERING** #### **Table 33. Ordering Information Scheme** Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. # APPENDIX A. BLOCK AND SECTOR ADDRESS TABLE Table 34. M50FLW080A Block, Sector and Lock Register Addresses | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | | | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------|---|----| | | FF000h-<br>FFFFFh | | 4 | 47 | FBFF002 | | | | | FE000h-<br>FEFFFh | | 4 | 46 | FBFE002 | | | | | FD000h-<br>FDFFFh | | 4 | 45 | FBFD002 | | | | | FC000h-<br>FCFFFh | | 4 | 44 | FBFC002 | | | | | FB000h-<br>FBFFFh | | 4 | 43 | FBFB002 | | | | | FA000h-<br>FAFFFh | 15 | 4 | 42 | FBFA002 | | | | | F9000h-<br>F9FFFh | | 4 | 41 | FBF9002 | | | | 64 | F8000h-<br>F8FFFh | | 4 | 40 | FBF8002 | | | | 04 | F7000h-<br>F7FFFh | (Top) | 4 | 39 | FBF7002 | | | | | F6000h-<br>F6FFFh | | 4 | 38 | FBF6002 | | | | | F5000h-<br>F5FFFh | | 4 | 37 | FBF5002 | | | | | F4000h-<br>F4FFFh | | 4 | 36 | FBF4002 | | | | | F3000h-<br>F3FFFh | | 4 | 35 | FBF3002 | | | | | F2000h-<br>F2FFFh | | 4 | 34 | FBF2002 | | | | | F1000h-<br>F1FFFh | | | | | 4 | 33 | | | F0000h-<br>F0FFFh | | 4 | 32 | FBF0002 | | | | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------|---------| | | EF000h-<br>EFFFFh | | 4 | 31 | FBEF002 | | | | EE000h-<br>EEFFFh | | 4 | 30 | FBEE002 | | | | ED000h-<br>EDFFFh | | 4 | 29 | FBED002 | | | | EC000h-<br>ECFFFh | | 4 | 28 | FBEC002 | | | | EB000h-<br>EBFFFh | | 4 | 27 | FBEB002 | | | | EA000h-<br>EAFFFh | | 4 | 26 | FBEA002 | | | | E9000h-<br>E9FFFh | | 4 | 25 | FBE9002 | | | 64 | E8000h-<br>E8FFFh | 14 | 4 | 24 | FBE8002 | | | 04 | E7000h-<br>E7FFFh | (Main) | 4 | 23 | FBE7002 | | | | E6000h-<br>E6FFFh | | 4 | 22 | FBE6002 | | | | E5000h-<br>E5FFFh | | 4 | 21 | FBE5002 | | | | E4000h-<br>E4FFFh | | 4 | 20 | FBE4002 | | | | E3000h-<br>E3FFFh | | 4 | 19 | FBE3002 | | | | E2000h-<br>E2FFFh | | 4 | 18 | FBE2002 | | | | E1000h-<br>E1FFFh | | - | 4 | 17 | FBE1002 | | | E0000h-<br>E0FFFh | | 4 | 16 | FBE0002 | | # M50FLW080A, M50FLW080B | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------| | 64 | D0000h-<br>DFFFFh | 13<br>(Main) | | | FBD0002 | | 64 | C0000h-<br>CFFFFh | 12<br>(Main) | | | FBC0002 | | 64 | B0000h-<br>BFFFFh | 11<br>(Main) | | • | FBB0002 | | 64 | A0000h-<br>AFFFFh | 10<br>(Main) | | • | FBA0002 | | 64 | 90000h-<br>9FFFFh | 9<br>(Main) | | • | FB90002 | | 64 | 80000h-<br>8FFFFh | 8<br>(Main) | | • | FB80002 | | 64 | 70000h-<br>7FFFFh | 7<br>(Main) | | • | FB70002 | | 64 | 60000h-<br>6FFFFh | 6<br>(Main) | | • | FB60002 | | 64 | 50000h-<br>5FFFFh | 5<br>(Main) | | • | FB50002 | | 64 | 40000h-<br>4FFFFh | 4<br>(Main) | | • | FB40002 | | 64 | 30000h-<br>3FFFFh | 3<br>(Main) | | • | FB30002 | | 64 | 20000h-<br>2FFFFh | 2<br>(Main) | | • | FB20002 | | 64 | 10000h-<br>1FFFFh | 1<br>(Main) | | • | FB10002 | | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------|---------| | | 0F000h-<br>0FFFFh | 4 | 15 | FB0F002 | | | | | 0E000h-<br>0EFFFh | | 4 | 14 | FB0E002 | | | | 0D000h-<br>0DFFFh | | 4 | 13 | FB0D002 | | | | 0C000h-<br>0CFFFh | | 4 | 12 | FB0C002 | | | | 0B000h-<br>0BFFFh | | 4 | 11 | FB0B002 | | | | 0A000h-<br>0AFFFh | 0 | 4 | 10 | FB0A002 | | | | 09000h-<br>09FFFh | | 4 | 9 | FB09002 | | | 64 | 08000h-<br>08FFFh | | 4 | 8 | FB08002 | | | 04 | 07000h-<br>07FFFh | (Main) | 4 | 7 | FB07002 | | | | 06000h-<br>06FFFh | | 4 | 6 | FB06002 | | | | 05000h-<br>05FFFh | | 4 | 5 | FB05002 | | | | 04000h-<br>04FFFh | | 4 | 4 | FB04002 | | | | 03000h-<br>03FFFh | | 4 | 3 | FB03002 | | | | 02000h-<br>02FFFh | | 4 | 2 | FB02002 | | | | 01000h-<br>01FFFh | | | 4 | 1 | FB01002 | | | 00000h-<br>00FFFh | | 4 | 0 | FB00002 | | Note: In LPC mode, a most significant nibble, F, must be added to the memory address. For all registers, A22=0, and the remaining address bits should be set according to the rules shown in the ADDR field of Table 6. to Table 9.. Table 35. M50FLW080B Block, Sector and Lock Register Addresses | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------| | | FF000h-<br>FFFFFh | | 4 | 47 | FBFF002 | | | FE000h-<br>FEFFFh | | 4 | 46 | FBFE002 | | | FD000h-<br>FDFFFh | | 4 | 45 | FBFD002 | | | FC000h-<br>FCFFFh | | 4 | 44 | FBFC002 | | | FB000h-<br>FBFFFh | | 4 | 43 | FBFB002 | | | FA000h-<br>FAFFFh | 15 | 4 | 42 | FBFA002 | | | F9000h-<br>F9FFFh | | 4 | 41 | FBF9002 | | 64 | F8000h-<br>F8FFFh | | 4 | 40 | FBF8002 | | 04 | F7000h-<br>F7FFFh | (Top) | 4 | 39 | FBF7002 | | | F6000h-<br>F6FFFh | | 4 | 38 | FBF6002 | | | F5000h-<br>F5FFFh | | 4 | 37 | FBF5002 | | | F4000h-<br>F4FFFh | | 4 | 36 | FBF4002 | | | F3000h-<br>F3FFFh | | 4 | 35 | FBF3002 | | | F2000h-<br>F2FFFh | | 4 | 34 | FBF2002 | | | F1000h-<br>F1FFFh | | 4 | 33 | FBF1002 | | | F0000h-<br>F0FFFh | | 4 | 32 | FBF0002 | | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------| | 64 | E0000h-<br>EFFFFh | 14<br>(Main) | | | FBE0002 | | 64 | D0000h-<br>DFFFFh | 13<br>(Main) | | | | | 64 | C0000h-<br>CFFFFh | 12<br>(Main) | | | FBC0002 | | 64 | B0000h-<br>BFFFFh | 11<br>(Main) | | | FBB0002 | | 64 | A0000h-<br>AFFFFh | 10<br>(Main) | | | FBA0002 | | 64 | 90000h-<br>9FFFFh | 9<br>(Main) | | | FB90002 | | 64 | 80000h-<br>8FFFFh | 8<br>(Main) | | | FB80002 | | 64 | 70000h-<br>7FFFFh | 7<br>(Main) | | | FB70002 | | 64 | 60000h-<br>6FFFFh | 6<br>(Main) | | | FB60002 | | 64 | 50000h-<br>5FFFFh | 5<br>(Main) | | | FB50002 | | 64 | 40000h-<br>4FFFFh | 4<br>(Main) | | | FB40002 | | 64 | 30000h-<br>3FFFFh | 3<br>(Main) | | | FB30002 | | 64 | 20000h-<br>2FFFFh | 2<br>(Main) | | | FB20002 | # M50FLW080A, M50FLW080B | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | |--------------------------|-------------------|---------------------------|---------------------------|--------------|---------------------| | | 1F000h-<br>1FFFFh | | 4 | 31 | FB1F002 | | | 1E000h-<br>1EFFFh | | 4 | 30 | FB1E002 | | | 1D000h-<br>1DFFFh | | 4 | 29 | FB1D002 | | | 1C000h-<br>1CFFFh | | 4 | 28 | FB1C002 | | | 1B000h-<br>1BFFFh | | 4 | 27 | FB1B002 | | | 1A000h-<br>1AFFFh | | 4 | 26 | FB1A002 | | | 19000h-<br>19FFFh | 1 | 4 | 25 | FB19002 | | 64 | 18000h-<br>18FFFh | | 4 | 24 | FB18002 | | 04 | 17000h-<br>17FFFh | (Main) | 4 | 23 | FB17002 | | | 16000h-<br>16FFFh | | 4 | 22 | FB16002 | | | 15000h-<br>15FFFh | | 4 | 21 | FB15002 | | | 14000h-<br>14FFFh | | 4 | 20 | FB14002 | | | 13000h-<br>13FFFh | 2000h-<br>2FFFh<br>1000h- | 4 | 19 | FB13002 | | | 12000h-<br>12FFFh | | 4 | 18 | FB12002 | | | 11000h-<br>11FFFh | | 4 | 17 | FB11002 | | | 10000h-<br>10FFFh | | 4 | 16 | FB10002 | | Block<br>Size<br>(KByte) | Address<br>Range | Block<br>No and<br>Type | Sector<br>Size<br>(KByte) | Sector<br>No | Register<br>Address | |--------------------------|-------------------|-------------------------|---------------------------|--------------|---------------------| | | 0F000h-<br>0FFFFh | | 4 | 15 | FB0F002 | | | 0E000h-<br>0EFFFh | | 4 | 14 | FB0E002 | | | 0D000h-<br>0DFFFh | | 4 | 13 | FB0D002 | | | 0C000h-<br>0CFFFh | | 4 | 12 | FB0C002 | | | 0B000h-<br>0BFFFh | | 4 | 11 | FB0B002 | | | 0A000h-<br>0AFFFh | 0 | 4 | 10 | FB0A002 | | | 09000h-<br>09FFFh | | 4 | 9 | FB09002 | | 64 | 08000h-<br>08FFFh | | 4 | 8 | FB08002 | | 04 | 07000h-<br>07FFFh | (Main) | 4 | 7 | FB07002 | | | 06000h-<br>06FFFh | | 4 | 6 | FB06002 | | | 05000h-<br>05FFFh | | 4 | 5 | FB05002 | | | 04000h-<br>04FFFh | | 4 | 4 | FB04002 | | | 03000h-<br>03FFFh | | 4 | 3 | FB03002 | | | 02000h-<br>02FFFh | | 4 | 2 | FB02002 | | | 01000h-<br>01FFFh | | 4 | 1 | FB01002 | | | 00000h-<br>00FFFh | l l | 4 | 0 | FB00002 | Note: In LPC mode, a most significant nibble, F, must be added to the memory address. For all registers, A22=0, and the remaining address bits should be set according to the rules shown in the ADDR field of Table 6. to Table 9.. #### APPENDIX B. FLOWCHARTS AND PSEUDO CODES Figure 22. Program Flowchart and Pseudo Code Note: 1. A Status check of SR1 (Protected Block/Sector), SR3 (V<sub>PP</sub> invalid) and SR4 (Program Error) can be made after each Program operation by following the correct command sequence. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. Figure 23. Double/Quadruple Byte Program Flowchart and Pseudo code (FWH Mode Only) Note: 1. A Status check of SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation by following the correct command sequence. 2. If an error is found, the Status Register must be cleared before further Program/Erase operations. For Quadruple Byte Program: Starting at the Start Address, the first data Byte is programmed at the address that has A1-A0 at 00, the second at the address that has A1-A0 at 01, the third at the address that has A1-A0 at 10, and the fourth at the address that has A1-A0 at 11. A0 and/or A1 are treated as Don't Care (A0 for Double Byte Program and A1-A0 for Quadruple Byte Program). For Double Byte Program: Starting at the Start Address, the first data Byte is programmed at the even address, and the second at the odd address. Figure 24. Quadruple Byte Program Flowchart and Pseudo Code (A/A Mux Interface Only) Note: 1. A Status check of SR3 (V<sub>PP</sub> invalid) and SR4 (Program Error) can be made after each Program operation by following the correct command sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. - 3. Address 1, Address 2, Address 3 and Address 4 must be consecutive addresses differing only for address bits A0 and A1. Figure 25. Program Suspend and Resume Flowchart and Pseudo Code Note: 1. If an error is found, the Status Register must be cleared before further Program/Erase operations. 2. Any address within the bank can equally be used. Figure 26. Chip Erase Flowchart and Pseudo Code (A/A Mux Interface Only) Note: 1. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. Figure 27. Sector/Block Erase Flowchart and Pseudo Code Note: 1. If the Block Erase command is used on a block that is split into 4KByte sectors, each of the 16 sectors of the block should be unlocked before performing the erase operation. 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. Figure 28. Erase Suspend and Resume Flowchart and Pseudo Code # M50FLW080A, M50FLW080B # **REVISION HISTORY** **Table 36. Document Revision History** | Date | Version | Revision Details | |-------------|---------|---------------------------------------------------------------| | 02-Feb-2004 | 0.1 | First Issue | | 21-Apr-2004 | 0.2 | TSOP32 package added | | 24-May-2004 | 1.0 | First public release | | 18-Aug-2004 | 2.0 | Pins 2 and 5 of the TSOP32 Connections illustration corrected | | 21-Jun-2005 | 3.0 | Datasheet status changed to Full Datasheet. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2005 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com