# Features

- First-in first-out dual port memory
- 4096 y 9 organisation
- Fast Flag and access times: 15, 30 ns
- Wide temperature range: 55°C to + 125°C
- Fully expandable by word width or depth
- Asynchronous read/write operations
- Empty, full and half flags in single device mode
- Retransmit capability
- Bi-directional applications
- Battery back-up operation: 2V data retention
- TTL compatible
- Single 5V + 10% power supply
- QML Q and V with SMD 5962-89568

# Description

The M67204F implements a first-in first-out algorithm, featuring asynchronous read/write operations. The FULL and EMPTY flags prevent data overflow and underflow. The Expansion logic allows unlimited expansion in word size and depth with no timing penalties. Twin address pointers automatically generate internal read and write addresses, and no external address information are required for the Atmel FIFOs. Address pointers are automatically incremented with the write pin and read pin. The 9 bits wide data are used in data communications applications where a parity bit for error checking is necessary. The Retransmit pin reset the Read pointer to zero without affecting the write pointer. This is very useful for retransmitting data when an error is detected in the system.

Using an array of eight transistors (8 T) memory cell, the M67204F combine an extremely low standby supply current (typ = 0.1  $\mu$ A) with a fast access time at 15 ns over the full temperature range. All versions offer battery backup data retention capability with a typical power consumption at less than 2  $\mu$ W.

The M67204F is processed according to the methods of the latest revision of the MIL PRF 38535 (Q and V) or ESA SCC 9000.



Rad Tolerant High Speed 4 K x 9 Parallel FIFO



## Interface

## **Block Diagram**



## **Pin configuration**

DIL ceramic 28 pin 300 mils FP 28 pin 400 mils

(top view)

|                  |    | $\sim$ |    |                               |
|------------------|----|--------|----|-------------------------------|
| $\overline{W}$   | 1  |        | 28 | V <sub>CC</sub>               |
| I <sub>8</sub> □ | 2  |        | 27 | I <sub>4</sub>                |
| $I_3 \square$    | 3  |        | 26 | I <sub>5</sub>                |
| $I_2 \square$    | 4  |        | 25 | I <sub>6</sub>                |
| $I_1 \square$    | 5  |        | 24 | $I_7$                         |
| I <sub>0</sub> □ | 6  |        | 23 | $\overline{FL}/\overline{RT}$ |
| XI 🗆             | 7  |        | 22 | RS                            |
| FF 🗆             | 8  |        | 21 | EF                            |
| $Q_0$            | 9  |        | 20 | XO/HF                         |
| $Q_1 \square$    | 10 |        | 19 | Q7                            |
| Q2 🗆             | 11 |        | 18 | Q6                            |
| Q3 🗆             | 12 |        | 17 | Q5                            |
| Q8 🗆             | 13 |        | 16 | Q4                            |
| GND □            | 14 |        | 15 | R                             |
|                  |    |        |    |                               |





### **Pin Names**

| NAMES | DESCRIPTION                  |
|-------|------------------------------|
| FF    | Full Flag                    |
| XO/HF | Expansion Out/Half-Full Flag |
| XI    | Expansion IN                 |
| FL/RT | First Load/Retransmit        |
| VCC   | Power Supply                 |
| GND   | Ground                       |
| 10-8  | Inputs                       |
| Q0-8  | Outputs                      |
| W     | Write Enable                 |
| R     | Read Enable                  |
| RS    | Reset                        |
| ĒF    | Empty Flag                   |

## **Signal Description**

Data In  $(I_0 - I_8)$ 

Reset (RS)

Reset occurs whenever the Reset ( $\overline{\text{RS}}$ ) input is taken to a low state. Reset returns both internal read and write pointers to the first location. A reset is required after power-up before a write operation can be enabled. Both the Read Enable ( $\overline{\text{R}}$ ) and Write Enable ( $\overline{\text{W}}$ ) inputs must be in the high state during the period shown in Figure 1 (i.e.  $t_{RSS}$  before the rising edge of  $\overline{\text{RS}}$ ) and should not change until  $t_{RSB}$  after the rising edge of  $\overline{\text{RS}}$ . The



Data inputs for 9 - bit data



Half-Full Flag ( $\overline{HF}$ ) will be reset to high After Reset ( $\overline{RS}$ ).

- 1.  $\overline{EF}$ ,  $\overline{FF}$  and  $\overline{HF}$  may change status during reset, but flags will be valid at  $t_{RSC}$ .
- 2.  $\overline{W}$  and  $\overline{R}$  = VIH around the rising edge of RS.

# M67204F

3

| Write Enable (W)                                                                 | A write cycle is initiated on the falling edge of this input if the Full Flag ( $\overline{FF}$ ) is not set. Data set-up and hold times must be maintained in the rise time of the leading edge of the Write Enable ( $\overline{W}$ ). Data is stored sequentially in the Ram array, regardless of any current read operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                  | Once half the memory is filled, and during the falling edge of the next write operation, the Half-Full Flag (HF) will be set to low and remain in this state until the difference between the write and read pointers is less than or equal to half of the total available memory in the device. The Half-Full Flag (HF) is then reset by the rising edge of the read operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                  | To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go low, inhibiting further write opera-<br>tions. On completion of a valid read operation, the Full Flag ( $\overline{FF}$ ) will go high after TRFF,<br>allowing a valid write to begin. When the FIFO stack is full, the internal write pointer is<br>blocked from $\overline{W}$ , so that external changes to $\overline{W}$ will have no effect on the full FIFO stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Read Enable (R)                                                                  | A read cycle is initiated on the falling edge of the Read Enable ( $\overline{R}$ ) provided that the Empty Flag ( $\overline{EF}$ ) is not set. The data is accessed on a first in/first out basis, not with standing any current write operations. After Read Enable ( $\overline{R}$ ) goes high, the Data Outputs (Q0 - Q8) will return to a high impedance state until the next Read operation. When all the data in the FIFO stack has been read, the Empty Flag ( $\overline{EF}$ ) will go low, allowing the "final" read cycle, but inhibiting further read operation has been completed, the Empty Flag ( $\overline{EF}$ ) will go high after tWEF and a valid read may then be initiated. When the FIFO stack is empty, the internal read pointer is blocked from $\overline{R}$ , so that external changes to $\overline{R}$ will have no effect on the empty FIFO stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| F <u>irst L</u> oad/Retransmit<br>(FL/RT)                                        | This is a dual-purpose input. In the Depth Expansion Mode, this pin is connected to ground to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the <u>re</u> transmit input. The Single Device Mode is initiated by connecting the Expansion In (XI) to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| F <u>irst L</u> oad/Retransmit<br>(FL/RT)                                        | This is a dual-purpose input. In the Depth Expansion Mode, this pin is connected to ground to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by connecting the Expansion In (XI) to ground.<br>The M67204F can be made to retransmit data when the Retransmit Enable Control (RT) input is pulsed low. A retransmit operation will set the internal read point to the first location and will not affect the write pointer. Read Enable (R) and Write Enable (W) must be in the high state during retransmit. The retransmit feature is intended for use when a number of writes equals to or less than the depth of the FIFO has occured since the last RS cycle. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag (HF), in accordance with the relative locations of the read and write pointers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| F <u>irst L</u> oad/Retransmit<br>(FL/RT)<br>Expansion In (XI)                   | This is a dual-purpose input. In the Depth Expansion Mode, this pin is connected to ground to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by connecting the Expansion In (XI) to ground.<br>The M67204F can be made to retransmit data when the Retransmit Enable Control ( $\overline{RT}$ ) input is pulsed low. A retransmit operation will set the internal read point to the first location and will not affect the write pointer. Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) must be in the high state during retransmit. The retransmit feature is intended for use when a number of writes equals to or less than the depth of the FIFO has occured since the last RS cycle. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag (HF), in accordance with the relative locations of the read and write pointers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| F <u>irst L</u> oad/Retransmit<br>(FL/RT)<br>Expansion In (XI)<br>Full Flag (FF) | This is a dual-purpose input. In the Depth Expansion Mode, this pin is connected to ground to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by connecting the Expansion In (XI) to ground.<br>The M67204F can be made to retransmit data when the Retransmit Enable Control ( $\overline{RT}$ ) input is pulsed low. A retransmit operation will set the internal read point to the first location and will not affect the write pointer. Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) must be in the high state during retransmit. The retransmit feature is intended for use when a number of writes equals to or less than the depth of the FIFO has occured since the last RS cycle. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag (HF), in accordance with the relative locations of the read and write pointers.<br>This input is a dual-purpose pin. Expansion In ( $\overline{XI}$ ) is connected to GND to indicate an operation in the single device mode. Expansion In ( $\overline{XI}$ ) is connected to Expansion Out (XO) of the previous device in the Depth Expansion or Daisy Chain modes.<br>The Full Flag ( $\overline{FF}$ ) will go low, inhibiting further write operations when the write pointer is one location less than the read pointer, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full Flag ( $\overline{FF}$ ) will go low after 4096 writes. |





| Expan <u>sion O</u> ut/Half-Full<br>Flag (XO/HF) | This is a dual-purpose output. In the single device mode, when Expansion In $(\overline{XI})$ is connected to ground, this output acts as an indication of a half-full memory.                                                                                                                                                                                       |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                  | After half the <u>memory</u> is filled and on the falling edge of the next write operation, the Half-Full Flag (HF) will be set to low and will remain set until the difference between the write and read pointers is less than or equal to half of the total memory of the device. The Half-Full Flag (HF) is then reset by the rising edge of the read operation. |
|                                                  | In the Depth Expansion Mode, Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last memory location.                                                            |
| Data Output (Q <sub>0</sub> - Q <sub>8</sub> )   | DATA output for 9-bit wide data. This data is in a high impedance condition whenever Read ( $\overline{R}$ ) is in a high state.                                                                                                                                                                                                                                     |

5

## **Functional Description**

## **Operating Modes**

Single Device Mode

A single M67204F may be used when the application requirements are for 4096 words or less. The M67204F is in a Single Device Configuration when the Expansion In ( $\overline{XI}$ ) control input is grounded (see Figure 2). In this mode the Half-Full Flag (HF), which is an active low output, is shared with Expansion Out ( $\overline{XO}$ ).





### Width Expansion Mode

Word width may be increased simply by <u>connecting the</u> corresponding input control signals of multiple devices. Status flags (EF, FF and HF) can be detected from any device. Figure 3. demonstrates an 18-bit word width by using two M67204F. Any word width can be attained by adding additional M67204F.









Note: Flag detection is accomplished by monitoring the FF, EF and the HF signals on either (any) device used in the width expansion configuration. Do not connect any output control signals together.

| Table 1 | . Rese | et and re | transmit   |         |        |      |
|---------|--------|-----------|------------|---------|--------|------|
| Single  | Device | Configu   | ration/Wid | th Expa | ansion | Mode |

|            |    | INPUTS |    | INTERNAL STATUS |                          |    | OUTPUTS |    |
|------------|----|--------|----|-----------------|--------------------------|----|---------|----|
| MODE       | RS | RT     | XI | Read Pointer    | Write Pointer            | EF | FF      | HF |
| Reset      | 0  | Х      | 0  | Location Zero   | Location Zero            | 0  | 1       | 1  |
| Retransmit | 1  | 0      | 0  | Location Zero   | Unchanged                | х  | х       | х  |
| Read/Write | 1  | 1      | 0  | Increment       | Increment <sup>(1)</sup> | Х  | Х       | Х  |

1. Pointer will increment if flag is high.

**Table 2.** Reset and First Load Truth TableDepth Expansion/Compound Expansion Mode

| MODE                    |    | INPUTS INTERNAL STATUS |     | OUTPUTS       |               |    |    |
|-------------------------|----|------------------------|-----|---------------|---------------|----|----|
|                         | RS | RT                     | XI  | Read Pointer  | Write Pointer | EF | FF |
| Reset First Device      | 0  | 0                      | (1) | Location Zero | Location Zero | 0  | 1  |
| Reset All Other Devices | 0  | 1                      | (1) | Location Zero | Location Zero | 0  | 1  |
| Read/Write              | 1  | х                      | (1) | Х             | Х             | х  | Х  |

1.  $\overline{XI}$  is connected to  $\overline{XO}$  of previous device. See Figure 4.

| Depth Expansion (Daisy<br>Chain) Mode | The M67204F can be easily adapted for applications which require more than 4096 words. Figure 4. demonstrates Depth Expansion using three M67204F. Any depth can be achieved by adding additional M67204FF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       | The M67204F operates in the Depth Expansion configuration if the following conditions are met:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                       | <ol> <li>The first device must be designated by connecting the First Load (FL) control<br/>input to ground.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                       | 2. All other devices must have $\overline{FL}$ in the high state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                       | <ol> <li>The Expansion Out (XO) pin of each device must be connected to the Expansion In<br/>(XI) pin of the next device. See Figure 4.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                       | <ol> <li>External logic is needed to generate a composite Full Flag (FF) and Empty Flag<br/>(EF). This requires that all EF's and all FFs be ØRed (i.e. all must be set to generate the<br/>correct composite FF or EF). See Figure 4.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                       | <ol> <li>The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth<br/>Expansion Mode.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Compound Expansion<br>Module          | It is quite simple to apply the two expansion techniques described above together to cre-<br>ate large FIFO arrays (see Figure 5.).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Bidirectional Mode                    | Applications which require data buffering between two systems (each system being capable of Read and Write operations) can be created by coupling M67204F as shown in Figure 6. Care must be taken to ensure that the appropriate flag is monitored by each system (i.e. $\overline{FF}$ is monitored on the device on which $\overline{W}$ is in use; $\overline{EF}$ is monitored on the device on which $\overline{R}$ is in use). Both Depth Expansion and Width Expansion may be used in this mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Data Flow - Through<br>Modes          | Two types of flow-through modes are permitted: a read flow-through and a write flow-<br>through mode. In the read flow-through mode (Figure 17) the FIFO stack allows a single<br>word to be read after one word has been written to an empty FIFO stack. The data is<br>enabled on the bus at (tWEF + tA) ns after the leading edge of W which is known as the<br>first write edge and remains on the bus until the R line is raised from low to high, after which the<br>bus will go into a three-state mode after tRHZ ns. The EF line will show a pulse indicating tem-<br>porary reset and then will be set. In the interval in which R is low, more words may be written to<br>the FIFO stack (the subsequent writes after the first write edge will reset the Empty Flag); how-<br>ever, the same word (written on the first write edge) presented to the output bus as the read<br>pointer will not be incremented if R is low. On toggling R, the remaining words written to the<br>FIFO will appear on the output bus in accordance with the read cycle timings. |
|                                       | In the write flow-through mode (Figure 18), the FIFO stack allows a single word of data to be written immediately after a single word of data has been read from a full FIFO stack. The R line causes the FF to be reset, but the W line, being low, causes it to be set again in anticipation of a new data word. The new word is loaded into the FIFO stack on the leading edge of W. The W line must be toggled when FF is not set in order to write new data into the FIFO stack and to increment the write pointer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |









Figure 5. Compound FIFO Expansion



- 1. For depth expansion block see section on Depth Expansion and Figure 4
- 2. For Flag detection see section on Width Expansion and Figure 3

9









# **Electrical Characteristics**

### Absolute Maximum Ratings

| OPERATING RANGE | OPERATING SUPPLY VOLTAGE | OPERATING TEMPERATURE |
|-----------------|--------------------------|-----------------------|
| Military        | $Vcc = 5 V \pm 10\%$     | – 55 °C to + 125 °C   |

## **DC** Parameters

| Parameter                        | Description                 | M M67204FF-30 M M67204FF-15 |     | UNIT | VALUE |
|----------------------------------|-----------------------------|-----------------------------|-----|------|-------|
| I <sub>CCOP</sub> <sup>(1)</sup> | Operating<br>supply current | 110                         | 120 | mA   | Мах   |
| I <sub>CCSB</sub> <sup>(2)</sup> | Standby supply current      | 5                           | 5   | mA   | Мах   |
| I <sub>CCPD</sub> <sup>(3)</sup> | Power down<br>current       | 400                         | 400 | μΑ   | Max   |
| ILI <sup>(4)</sup>               | Input leakage current       | ± 1                         |     | μΑ   | Max   |
| ILO <sup>(5)</sup>               | Output leakage current      | ± 1                         |     | μΑ   | Max   |
| VIL <sup>(6)</sup>               | Input low voltage           | 0.8                         |     | V    | Max   |
| VIH <sup>(6)</sup>               | Input high voltage          | 2                           | 2.2 |      | Min   |
| VOL <sup>(7)</sup>               | Output low voltage          | 0.4                         |     | V    | Max   |
| VOH <sup>(7)</sup>               | Output high voltage         | 2.4                         |     | V    | Min   |
| C IN <sup>(8)</sup>              | Input capacitance           | 8                           |     | pF   | Max   |
| C OUT <sup>(8)</sup>             | Output capacitance          | 8                           |     | pF   | Max   |

1. Icc measurements are made with outputs open.

2.  $\overline{R} = \overline{W} = \overline{RS} = \overline{FL/RT} = VIH.$ 

3. All input = Vcc.

4.  $0.4 \leq Vin \leq Vcc.$ 

5.  $\overline{R} = VIH, 0.4 \le VOUT \le VCC.$ 

6. VIH max = Vcc + 0.3 V. VIL min = -0.3 V or -1 V pulse width 50 ns. For XI input, VIH= 2.8V

7. Vcc min, IOL = 8 mA, IOH = -2 mA.

8. Guaranteed but not tested.

## **AC Test Conditions**

| Input pulse levels:            | Gnd to 3.0 V  |
|--------------------------------|---------------|
| Input rise/Fall times:         | 5 ns          |
| Input timing reference levels: | 1.5 V         |
| Output reference levels:       | 1.5 V         |
| Output load:                   | See Figure 7. |

## Figure 7. Output Load



| Table 3. | AC Test Conditions |
|----------|--------------------|
| Table 3. | AC Test Conditions |

|                       |                       | PARAMETER <sup>(3) (4)</sup>              | M67204F- 15 |      | M67204F- 30 |      |      |
|-----------------------|-----------------------|-------------------------------------------|-------------|------|-------------|------|------|
| SYMBOL <sup>(1)</sup> | SYMBOL <sup>(2)</sup> |                                           | MIN.        | MAX. | MIN.        | MAX. | UNIT |
| READ CYCLE            |                       |                                           |             |      |             |      |      |
| TRLRL                 | tRC                   | Read cycle time                           | 25          | -    | 40          | -    | ns   |
| TRLQV                 | tA                    | Access time                               |             | 15   |             | 30   | ns   |
| TRHRL                 | tRR                   | Read recovery time                        | 10          | -    | 10          | -    | ns   |
| TRLRH                 | tRPW                  | Read pulse width <sup>(5)</sup>           | 15          | -    | 30          | -    | ns   |
| TRLQX                 | tRLZ                  | Read low to data low Z <sup>(6)</sup>     | 0           | -    | 5           | -    | ns   |
| TWHQX                 | tWLZ                  | Write low to data low Z <sup>(6)(7)</sup> | 3           | -    | 5           | -    | ns   |
| TRHQX                 | tDV                   | Data valid from read high                 | 5           | -    | 5           | -    | ns   |
| TRHQZ                 | tRHZ                  | Read high to data high Z <sup>(6)</sup>   | -           | 15   | -           | 20   | ns   |
| WRITE CYCLE           |                       |                                           |             |      |             |      |      |
| TWLWL                 | tWC                   | Write cycle time                          | 25          | -    | 40          | -    | ns   |
| TWLWH                 | tWPW                  | Write pulse width <sup>(5)</sup>          | 15          | -    | 30          | -    | ns   |
| TWHWL                 | tWR                   | Write recovery time                       | 10          | -    | 10          | -    | ns   |
| TDVWH                 | tDS                   | Data set-up time                          | 9           | -    | 18          | -    | ns   |
| TWHDX                 | tDH                   | Data hold time                            | 0           | -    | 0           | -    | ns   |
| RESET CYCLE           |                       |                                           |             |      |             |      |      |
| TRSLWL                | tRSC                  | Reset cycle time                          | 25          | -    | 40          | -    | ns   |
| TRSLRSH               | tRS                   | Reset pulse width <sup>(5)</sup>          | 15          | -    | 30          | -    | ns   |
| TWHRSH                | tRSS                  | Reset set-up time                         | 20          | -    | 30          | -    | ns   |
| TRSHWL                | tRSR                  | Reset recovery time                       | 10          | -    | 10          | -    | ns   |
| RETRANSMIT CYCLE      |                       |                                           |             |      | -           |      |      |





| TRTLWL    | tRTC       | Retransmit cycle time      | 25 | -  | 40 | -  | ns |
|-----------|------------|----------------------------|----|----|----|----|----|
| TRTLRTH   | tRT        | Retransmit pulse width (5) | 15 | -  | 30 | -  | ns |
| TWHRTH    | tRTS       | Retransmit set-up time (6) | 15 | -  | 30 | -  | ns |
| TRTHWL    | tRTR       | Retransmit recovery time   | 10 | -  | 10 | -  | ns |
| FLAGS     |            |                            |    |    |    |    |    |
| TRSLEFL   | tEFL       | Reset to EF low            | -  | 25 | -  | 30 | ns |
| TRSLFFH   | tHFH, tFFH | Reset to HF/FF high        | -  | 25 | -  | 30 | ns |
| TRLEFL    | tREF       | Read low to EF low         | -  | 15 | -  | 30 | ns |
| TRHFFH    | tRFF       | Read high to FF high       | -  | 25 | -  | 30 | ns |
| TEFHRH    | tRPE       | Read width after EF high   | 15 | -  | 30 | -  | ns |
| TWHEFH    | tWEF       | Write high to EF high      | -  | 15 | -  | 30 | ns |
| TWLFFL    | tWFF       | Write low to FF low        | -  | 20 | -  | 30 | ns |
| TWLHFL    | tWHF       | Write low to HF low        | -  | 30 | -  | 30 | ns |
| TRHHFH    | tRHF       | Read high to HF high       | -  | 30 | -  | 30 | ns |
| TFFHWH    | tWPF       | Write width after FF high  | 15 | -  | 30 | -  | ns |
| EXPANSION | •          | •                          |    |    |    |    |    |
| TWLXOL    | tXOL       | Read/Write to XO low       | -  | 15 | -  | 30 | ns |
| тwнхон    | tXOH       | Read/Write to XO high      | -  | 15 | -  | 30 | ns |
| TXILXIH   | tXI        | XI pulse width             | 15 | -  | 30 | -  | ns |
| TXIHXIL   | tXIR       | XI recovery time           | 10 | -  | 10 | -  | ns |
| TXILRL    | tXIS       | XI set-up time             | 10 | -  | 10 | -  | ns |

1. STD symbol.

ALT symbol. Timings referenced as in ac test conditions.

2. 3. 4.

All parameters tested only. Pulse widths less than minimum value are not allowed. 5.

6. Values guaranteed by design, not currently tested.

Only applies to read data flow-through mode. 7.



Figure 8. Asynchronous Write and Read Operation

Figure 9. Full Flag from Last Write to First Read















Figure 12. Empty Flag Timing



Figure 13. Full Flag Timing



Figure 14. Half-Full Flag Timing







Figure 15. Expansion Out



Figure 16. Expansion In





Figure 18. Write Data Flow - Through Mode







# **Ordering Information**

| Reference Number       | Temperature Range | Speed | Package | Quality Flow        |  |
|------------------------|-------------------|-------|---------|---------------------|--|
| MMCP-67204FV-15-E(*)   | 25°C              | 15ns  | SB28.3  | Engineering Samples |  |
| MMCP-67204FV-15        | -55 to +125°C     | 15ns  | SB28.3  | Mil.                |  |
| MMCP-67204FV-30        | -55 to +125°C     | 30ns  | SB28.3  | Mil.                |  |
| SMCP-67204FV-15SB      | -55 to +125°C     | 15ns  | SB28.3  | SCC B               |  |
| SMCP-67204FV-30SB      | -55 to +125°C     | 30ns  | SB28.3  | SCC B               |  |
| SMCP-67204FV-15SC      | -55 to +125°C     | 15ns  | SB28.3  | SCC C               |  |
| SMCP-67204FV-30SC      | -55 to +125°C     | 30ns  | SB28.3  | SCC C               |  |
| MMCP-67204FV-15/883(*) | -55 to +125°C     | 15ns  | SB28.3  | MIL-883 B           |  |
| MMCP-67204FV-30/883(*) | -55 to +125°C     | 30ns  | SB28.3  | MIL-883 B           |  |
| SMCP-67204FV-15/883(*) | -55 to +125°C     | 15ns  | SB28.3  | MIL-883 S           |  |
| SMCP-67204FV-30/883(*) | -55 to +125°C     | 30ns  | SB28.3  | MIL-883 S           |  |
| 5962-8956808QUC        | -55 to +125°C     | 15ns  | SB28.3  | QML Q               |  |
| 5962-8956806QUC        | -55 to +125°C     | 30ns  | SB28.3  | QML Q               |  |
| 5962-8956808VUC        | -55 to +125°C     | 15ns  | SB28.3  | QML V               |  |
| 5962-8956806VUC        | -55 to +125°C     | 30ns  | SB28.3  | QML V               |  |
| MMDP-67204FV-15-E      | 25°C              | 15ns  | FP28.4  | Engineering Samples |  |
| MMDP-67204FV-15        | -55 to +125°C     | 15ns  | FP28.4  | Mil.                |  |
| MMDP-67204FV-30        | -55 to +125°C     | 30ns  | FP28.4  | Mil.                |  |
| SMDP-67204FV-15SB      | -55 to +125°C     | 15ns  | FP28.4  | SCC B               |  |
| SMDP-67204FV-30SB      | -55 to +125°C     | 30ns  | FP28.4  | SCC B               |  |
| SMDP-67204FV-15SC      | -55 to +125°C     | 15ns  | FP28.4  | SCC C               |  |
| SMDP-67204FV-30SC      | -55 to +125°C     | 30ns  | FP28.4  | SCC C               |  |
| MMDP-67204FV-15/883(*) | -55 to +125°C     | 15ns  | FP28.4  | MIL-883 B           |  |
| MMDP-67204FV-30/883(*) | -55 to +125°C     | 30ns  | FP28.4  | MIL-883 B           |  |
| SMDP-67204FV-15/883(*) | -55 to +125°C     | 15ns  | FP28.4  | MIL-883 S           |  |
| SMDP-67204FV-30/883(*) | -55 to +125°C     | 30ns  | FP28.4  | MIL-883 S           |  |
| 5962-8956808QYC        | -55 to +125°C     | 15ns  | FP28.4  | QML Q               |  |
| 5962-8956806QYC        | -55 to +125°C     | 30ns  | FP28.4  | QML Q               |  |
| 5962-8956808VYC        | -55 to +125°C     | 15ns  | FP28.4  | QML V               |  |
| 5962-8956806VYC        | -55 to +125°C     | 30ns  | FP28.4  | QML V               |  |
| MM0-67204FV-15-E       | 25°C              | 15ns  | Die     | Engineering Samples |  |
| 5962-8956808Q9A        | -55 to +125°C     | 15ns  | Die     | QML Q               |  |
| 5962-8956808V9A        | -55 to +125°C     | 15ns  | Die     | QML V               |  |

Note: (\*)contact factory



## **Atmel Wireless & Microcontrollers Sales Offices**

#### France

3, Avenue du Centre 78054 St.-Quentin-en-Yvelines Cedex France Tel: 33130 60 70 00 Fax: 33130 60 71 11

#### Germany

Erfurter Strasse 31 85386 Eching Germany Tel: 49893 19 70 0 Fax: 49893 19 46 21

Kruppstrasse 6 45128 Essen Germany Tel: 492 012 47 30 0 Fax: 492 012 47 30 47

Theresienstrasse 2 74072 Heilbronn Germany Tel: 4971 3167 36 36 Fax: 4971 3167 31 63

### Italy

Via Grosio, 10/8 20151 Milano Italy Tel: 390238037-1 Fax: 390238037-234

### Spain

Principe de Vergara, 112 28002 Madrid Spain Tel: 3491564 51 81 Fax: 3491562 75 14

### Sweden

Kavallerivaegen 24, Rissne 17402 Sundbyberg Sweden Tel: 468587 48 800 Fax: 468587 48 850

United Kingdom

Easthampstead Road Bracknell, Berkshire RG12 1LX United Kingdom Tel: 441344707 300 Fax: 441344427 371

### USA

2325 Orchard Parkway San Jose California 95131 USA-California Tel: 1408441 0311 Fax: 1408436 4200

1465 Route 31, 5th Floor Annandale New Jersey 08801 USA-New Jersey Tel: 1908848 5208 Fax: 1908848 5232

#### Hong Kong

77 Mody Rd., Tsimshatsui East, Rm.1219 East Kowloon Hong Kong Tel: 85223789 789 Fax: 85223755 733

Korea

Ste.605,Singsong Bldg. Youngdeungpo-ku 150-010 Seoul Korea Tel: 8227851136 Fax: 8227851137

### Singapore

25 Tampines Street 92 Singapore 528877 Rep. of Singapore Tel: 65260 8223 Fax: 65787 9819

### Taiwan

Wen Hwa 2 Road, Lin Kou Hsiang 244 Taipei Hsien 244 Taiwan, R.O.C. Tel: 88622609 5581 Fax: 88622600 2735

### Japan

1-24-8 Shinkawa, Chuo-Ku 104-0033 Tokyo Japan Tel: 8133523 3551 Fax: 8133523 7581

Web site http://www.atmel-wm.com

#### © Atmel Nantes SA, 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

