SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

- Advanced, Catalog Speech Processor for High-Quality Sound, Capable of Unlimited Speech Duration Using External Memory
- Operates up to 12.32 MIPS
- Supports High-Quality Algorithms Such as MELP (1.0 Kbps – 3.5 Kbps at 8 kHz), CELP (3.0 Kbps – 11.2 kHz at 8 kHz Sampling Rate), ADPCM, Single Channel FM With CELP or MELP
- Speed and Pitch Shifting in MELP for Various Voice Effects
- Six Level Digital Gain Control
- 4 User Configurable I/O's

- Very Low-Power Operation, Ideal for Hand-Held Devices
- Low-Voltage Operation, Sustainable by Three (3) Batteries
- Three Reduced Power Standby Modes, Less Than 10 μA in Deep-Sleep Mode
- Resistor-Trimmed Oscillator or 32.768-kHz Crystal Reference Oscillator
- Direct Speaker Drive (32 Ω) (PDM)
- Interrupt Driven, 4- or 8-Bit Parallel Data Transfer Protocol
- Available in Die Form or 64-Pin PM Package

#### description

The MSP53C691 is a standard slave synthesizer from Texas Instruments that accepts compressed speech data from other microprocessors/microcontrollers and converts it to speech. This allows the TI MSP53C691 to be used with a master microprocessor/microcontroller in various speech-related products such as security systems, learning aids, games, and toys. High quality, low bit-rate coders, easy interface with the master microcontroller, digital gain control, low power sleep mode, and low voltage operation makes this device ideal for products requiring long duration speech, less development cycle times, and peripheral device control through the slave device.

This device supports several speech synthesis algorithms that permit tradeoffs to meet the price performance requirements of various markets. The MSP53C691 implements a unique feature of playing a single channel FM music along with CELP or MELP speech data concurrently. This feature allows the user to speak a certain phrase in MELP or CELP with single channel music in the background.

The MSP53C691 is optimized to support a 4-bit wide data transfer protocol. The device has two status bits and three control bits that control the communication protocol between the master and the slave. The MSP53C691 also has 1 bit (command/data) which differentiates between a command or speech data feeding into the slave. In 4-bit mode, various commands are sent to the slave during speech to perform various tasks.

The MSP53C691 also supports the 8-bit wide data transfer but the support for commands is disabled during speaking-a-phrase. When speaking-a-phrase in 8-bit mode is complete, the MSP53C691 switches back to the 4-bit mode to receive the next command. Switching between 4-bit mode or 8 bit mode is permitted between speech data files.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

#### pin assignments



NC - No internal connection

NOTE: Pin 35 is DATA4 in 8-bit mode, or DATA/COMMAND in 4-bit mode.



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001



#### functional block diagram



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

### **Terminal Functions**

| NAME                     | PIN<br>NO.                       | PAD<br>NO.           | I/O | DESCRIPTION                                                                                                                                                                                                                                                |
|--------------------------|----------------------------------|----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA0-DATA3              | 39–36                            | 25–22                | I/O | Data bits 0 through 3 (in 4-bit or 8-bit mode)                                                                                                                                                                                                             |
| DATA4 or<br>DATA/COMMAND | 35                               | 21                   | I/O | Data bit 4 (in 8-bit mode)<br>Data/command control bit (in 4-bit mode). Low signal indicates command and high signal<br>indicates data.                                                                                                                    |
| DATA5–DATA7              | 34–32                            | 20–18                | I/O | Data bits 5 through 7 (8-bit mode only)<br>Not used (4-bit mode only)                                                                                                                                                                                      |
| INRDY                    | 6                                | 6                    | 0   | An output signal from the slave to the microcontroller. A low signal indicates that the MSP53C691 is ready to accept data or command. A high signal indicates that the MSP53C691 is busy and the microcontroller must not write any data or command to it. |
| OUTRDY                   | 5                                | 5                    | 0   | An output signal from the slave to the microcontroller. A low signal indicates that the MSP53C691 is ready to send data or command to the microcontroller.                                                                                                 |
| PD4–PD7                  | 43–40                            | 29–26                | I/O | General-purpose I/O bus                                                                                                                                                                                                                                    |
| R/W                      | 3                                | 3                    | I   | An input signal to the slave from the microcontroller. Read/write select signal which is set high for read operations or set low for write operations by the microcontroller.                                                                              |
| STROBE                   | 4                                | 4                    | I   | An input signal to the slave from the microcontroller. STROBE sequences read or write operations in conjunction with the R/W signal. This signal is pulsed high-low-high for read or write operations sequencing.                                          |
|                          |                                  |                      |     | Reference Oscillator Signals                                                                                                                                                                                                                               |
| OSCOUT                   | 15                               | 15                   | 0   | Output of resistor/crystal oscillator                                                                                                                                                                                                                      |
| OSCIN                    | 14                               | 14                   | Ι   | Input to resistor/crystal oscillator                                                                                                                                                                                                                       |
| PLL                      | 13                               | 13                   | 0   | Output of phase-lock-loop filter                                                                                                                                                                                                                           |
|                          | _                                | -                    | _   | Scan Port Control Signals                                                                                                                                                                                                                                  |
| SCANIN†                  | 11                               | 39                   | I   | Scan port data input                                                                                                                                                                                                                                       |
| SCANOUT <sup>†</sup>     | 8                                | 35                   | 0   | Scan port data output                                                                                                                                                                                                                                      |
| SCANCLK <sup>†</sup>     | 10                               | 38                   | - I | Scan port clock                                                                                                                                                                                                                                            |
| SYNC <sup>†</sup>        | 9                                | 37                   | I   | Scan port synchronization                                                                                                                                                                                                                                  |
| TEST <sup>†</sup>        | 7                                | 36                   | Ι   | C604: test modes                                                                                                                                                                                                                                           |
|                          |                                  |                      |     | Digital-to-Analog Sound Output                                                                                                                                                                                                                             |
| DACP                     | 47                               | 33                   | 0   | Digital-to-analog plus output (+)                                                                                                                                                                                                                          |
| DACM                     | 45                               | 31                   | 0   | Digital-to-analog minus output(-)                                                                                                                                                                                                                          |
|                          |                                  |                      |     | Initialization                                                                                                                                                                                                                                             |
| RESET                    | 12                               | 12                   | I   | Device initialization                                                                                                                                                                                                                                      |
|                          |                                  |                      |     | Power Signals‡                                                                                                                                                                                                                                             |
| V <sub>DD</sub>          | 1, 2, 31,<br>44, 46 <sup>‡</sup> | 1, 2, 17,<br>30, 32‡ | _   | Processor power, 5 V nominal supply voltage                                                                                                                                                                                                                |
| V <sub>SS</sub>          | 16, 48,<br>49 <sup>‡</sup> , 64  | 16, 34‡,<br>35, 36   | —   | Ground pin                                                                                                                                                                                                                                                 |

† All pins must be N.C.
‡ Marked pins are V<sub>DD</sub> and V<sub>SS</sub> connections which service the DAC circuitry. These pins tend to sustain a higher current draw. A dedicated decoupling capacitor across these pins is therefore required.



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

|                                       | MSP53C691<br>(4-bit mode)     | MSP53C691<br>(8-bit mode) |
|---------------------------------------|-------------------------------|---------------------------|
| Number of data lines                  | 4                             | 8                         |
| Number of control lines               | 3 (strobe, R/W, data/command) | 2 (strobe, R/W)           |
| Number of status lines                | 2 (INRDY, OUTRDY)             | 2 (INRDY, OUTRDY)         |
| Number of general-purpose I/O lines   | 4                             | 4                         |
| Support for commands (while speaking) | Yes                           | No                        |



Figure 1. MSP53C691 Interfacing Diagram—4-Bit Mode



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001





#### read operation by the master

The process for the read operation by the master is the same in either 4-bit or 8-bit mode. The read operation by the master happens when the slave wants to send something to the master. The read process is initiated by the slave by pulling OUTRDY low when it is ready.

The following events take place during the read operation:

- The MSP53C691 puts the data to be sent to the master on the internal bus.
- The MSP53C691 sets OUTRDY low to indicate that it is ready to send data to the microcontroller.
- The microcontroller sets R/W high to indicate a read operation.
- The microcontroller sets STROBE low. The data is available on the external data-bus at this point.
- The microcontroller reads the data from the bus.
- The microcontroller sets STROBE high. The MSP53C691 also pulls OUTRDY high at the rising edge of STROBE.
- The data is taken from the external data-bus after STROBE goes high.

The microcontroller should latch or read in the data while STROBE is low. When the microcontroller sets STROBE high, the MSP53C691 sets OUTRDY high to indicate that the data has been successfully transferred.

Figure 3 shows the sequence of events of the read operation.



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001





#### write operation by the master

The process for the write operation by the master is the same in either 4-bit or 8-bit mode. The write operation by the master happens when the slave is ready to request data or command from the master. The write process is initiated by the slave by pulling INRDY low when the slave is ready to receive data.

The following events take place during the write operation:

- The MSP53C691 sets INRDY low to indicate that it is ready to receive data from the microcontroller.
- The microcontroller sets  $R/\overline{W}$  low to indicate a write operation.
- The microcontroller puts the data in the external data-bus.
- The microcontroller sets **STROBE** low after the data is valid.
- The microcontroller sets STROBE high after a minimum of 300 ns. The MSP53C691 also pulls INRDY high at the rising edge of STROBE.
- The data is latched in the MSP53C691 at the rising edge of STROBE.



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

#### write operation by the master (continued)

When the microcontroller sets STROBE high, the MSP53C691 sets INRDY high to indicate that the MSP53C691 is not ready to receive any more data.









SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>DD</sub> (see Note 1)               | -0.3 V to 7 V             |
|------------------------------------------------------------|---------------------------|
| Supply current, I <sub>DD</sub> (see Note 2)               | 35 mA                     |
| Input voltage range, V <sub>I</sub> (see Note 1) –0.3 V to | ט V <sub>DD</sub> + 0.3 V |
| Output voltage range, V <sub>O</sub> (see Note 1)0.3 V to  | ט V <sub>DD</sub> + 0.3 V |
| Storage temperature range, T <sub>A</sub> 3                | 30°C to 125°C             |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Unless otherwise noted, all voltages are measured with respect to  $\mathsf{V}_{\mbox{SS}}$  .

2. The total supply current includes the current out of all the I/O pins as well as the operating current of the device.

#### recommended operating conditions

|                                                                    |                      | MIN | MAX    | UNIT |
|--------------------------------------------------------------------|----------------------|-----|--------|------|
| Supply voltage, V <sub>DD</sub> (with respect to V <sub>SS</sub> ) |                      |     |        | V    |
| CPU clock rate, f(CPU) (as programmed)                             |                      | 64  | 12,320 | kHz  |
| Load resistance between DACP and DACM, R(DAC)                      |                      | 32  |        | Ω    |
| Operating free-air temperature, T <sub>A</sub>                     | Device functionality | 0   | 70     | °C   |

#### timing requirements

|                      |                                                                                   | MIN | MAX | UNIT   |
|----------------------|-----------------------------------------------------------------------------------|-----|-----|--------|
| <sup>t</sup> (RESET) | Reset pulsed low, while 'C691 has power applied                                   | 100 |     | ns     |
| t <sub>w1</sub>      | Pulse width required prior to a negative transition at pin (PD3 or PD5 interrupt) | 2   |     | 1/FCPU |
| tw2                  | Pulse width required prior to a positive transition at pin (PD2 or PD4 interrupt) | 2   |     | 1/FCPU |



#### Figure 5. Initialization Timing Diagram



Figure 6. MSP53C691 External Interrupt Pin Pulse Width Requirements tw1 and tw2



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

# dc electrical characteristics over recommended operating free-air temperature range, $T_A = 0^{\circ}C - 70^{\circ}C$ (unless otherwise noted)

| PAR                  | RAMETER                                             | TEST CONDITIONS                                                                                                                                  |                                                                                                                     |     | TYP <sup>†</sup> | MAX  | UNIT |
|----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------------------|------|------|
|                      |                                                     | Positive going threshold                                                                                                                         |                                                                                                                     |     | 2.4              |      | 1    |
|                      |                                                     | V <sub>DD</sub> = 3 V                                                                                                                            | Negative going threshold                                                                                            |     | 1.8              |      | V    |
|                      | <del>_</del>                                        |                                                                                                                                                  | Hysteresis                                                                                                          |     | 0.6              |      |      |
| RESET                | Threshold changes                                   |                                                                                                                                                  | Positive going threshold                                                                                            |     | 3.3              |      |      |
|                      |                                                     | V <sub>DD</sub> = 5.2 V                                                                                                                          | Negative going threshold                                                                                            |     | 2.9              |      | V    |
|                      |                                                     |                                                                                                                                                  | Hysteresis                                                                                                          |     | 0.4              |      |      |
|                      |                                                     | V <sub>DD</sub> = 3 V                                                                                                                            |                                                                                                                     | 2   |                  | 3    |      |
| VIH                  | High-level input<br>voltage                         | V <sub>DD</sub> = 4.5 V                                                                                                                          |                                                                                                                     | 3   |                  | 4.5  | V    |
|                      | vollage                                             | V <sub>DD</sub> = 5.2 V                                                                                                                          |                                                                                                                     | 3.5 |                  | 5.2  |      |
|                      |                                                     | V <sub>DD</sub> = 3 V                                                                                                                            |                                                                                                                     | 0   |                  | 1    | V    |
| VIL                  | Low-level input<br>voltage                          | V <sub>DD</sub> = 4.5 V                                                                                                                          |                                                                                                                     | 0   |                  | 1.5  |      |
|                      | Tonago                                              | V <sub>DD</sub> = 5.2 V                                                                                                                          |                                                                                                                     | 0   |                  | 1.7  |      |
| IОН§                 | High-level output<br>current per pin of<br>I/O port |                                                                                                                                                  | V <sub>OH</sub> = 4 V                                                                                               |     |                  | -2   | mA   |
| IOL§                 | Low-level output<br>current per pin of<br>I/O port  | V <sub>DD</sub> = 4.5 V                                                                                                                          | V <sub>OL</sub> = 0.5 V                                                                                             |     |                  | 5    | mA   |
| IOH (DAC)            | High-level output<br>DAC current                    |                                                                                                                                                  | V <sub>OH</sub> = 4 V                                                                                               |     |                  | -10  | mA   |
| IOL (DAC)            | Low-level output<br>DAC current                     |                                                                                                                                                  | V <sub>OL</sub> = 0.5 V                                                                                             |     |                  | 20   | mA   |
| l <sub>lkg</sub>     | Input leakage<br>current                            | Excludes OSCIN                                                                                                                                   |                                                                                                                     |     |                  | 1    | μA   |
| I(STANDBY)           | Standby current                                     | RESET is low                                                                                                                                     |                                                                                                                     |     | 0.05             | 10   | μA   |
| IDD                  | Operating current                                   | V <sub>DD</sub> = 4.5 V,                                                                                                                         | FCLOCK = 12.32 MHz                                                                                                  |     | 15               |      | mA   |
| I(SLEEP-deep)        |                                                     | V <sub>DD</sub> = 4.5 V,                                                                                                                         | DAC off, ARM set, OSC disabled                                                                                      |     | 0.05             | 10   |      |
| I(SLEEP-mid)         | Supply current                                      | V <sub>DD</sub> = 4.5 V,                                                                                                                         | DAC off, ARM set, OSC enabled                                                                                       |     | 40               | 60   | μA   |
| l(SLEEP-light)       |                                                     | V <sub>DD</sub> = 4.5 V,                                                                                                                         | DAC off, ARM clear, OSC enabled                                                                                     |     | 60               | 100  |      |
| VIO                  | Input offset voltage                                | V <sub>DD</sub> = 4.5 V,                                                                                                                         | Vref = 1 to 4.25 V                                                                                                  |     | 25               | 50   | mV   |
| R(PULLUP)            | F port pullup<br>resistance                         | V <sub>DD</sub> = 5 V                                                                                                                            |                                                                                                                     | 70  | 150              |      | kΩ   |
| $\Delta f(RTO-trim)$ | Trim deviation                                      | · · ·                                                                                                                                            | e, V <sub>DD</sub> = 4.5 V, T <sub>A</sub> = 25°C,<br>IHz (PLL setting = 7 Ch) <sup>‡</sup>                         |     | ±1%              | ±3%  |      |
| $\Delta f(RTO-volt)$ | Voltage deviation                                   |                                                                                                                                                  | $V_{DD}$ = 3.5 to 5.2 V, $T_A$ = 25°C, IHz (PLL setting = 7 Ch) <sup>‡</sup>                                        |     |                  | ±1.5 | %/V  |
| $\Delta f(RTO-temp)$ | Temperature<br>deviation                            | $R_{(RTO)} = 470 \text{ k}\Omega$ , V <sub>DD</sub> = 4.5 V, T <sub>A</sub> = 0 to 70°C,<br>f(RTO) = 8.192 MHz (PLL setting = 7 Ch) <sup>‡</sup> |                                                                                                                     |     | ±0.03            |      | %/°C |
| $\Delta f(RTO-res)$  | Resistance<br>deviation                             | V <sub>DD</sub> = 4.5 V,                                                                                                                         | $T_A = 25^{\circ}C$ , $R_{OSC} = 470 \text{ k}\Omega \text{ at } \pm 1\%$ ,<br>Hz (PLL setting = 7 Ch) <sup>‡</sup> |     | ±1               |      | %/R  |

<sup>†</sup> Typical voltage and current measurements taken at 25°C,

<sup>‡</sup>The best trim value is selected at nominal temperature and voltage but the deviation due to the trim error is ignored.

§ This parameter cannot exceed 15 mA total per internal VDD pin. Port C and port D share 1 internal VDD. Ports A and G0 are used internally.

#### external component absolute values

| PARAMETER                       | TEST CONDITIONS                     | MIN MAX | UNIT |
|---------------------------------|-------------------------------------|---------|------|
| R(RTO) RTO external resistance  | $T_A = 25^{\circ}C$ , 1% tolerance  | 470     | kΩ   |
| C(PLL) PLL external capacitance | $T_A = 25^{\circ}C$ , 10% tolerance | 3300    | pF   |



SPSS030A - DECEMBER 2000 - REVISED FEBRUARY 2001

#### **MECHANICAL DATA**

#### PLASTIC QUAD FLATPACK

PM (S-PQFP-G64)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products. www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2001, Texas Instruments Incorporated