August 1998

## DS90C383/DS90CF384

# +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link—65 MHz, +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

### **General Description**

The DS90C383 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CF384 receiver converts the LVDS data streams back into 28 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 24 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughputs is 227 Mbytes/sec. The Transmitter is offered with programmable edge data strobes for convenient interface with a variety of graphics controllers. The Transmitter can be programmed for Rising edge strobe or Falling edge strobe through a dedicated pin. A Rising edge Transmitter will inter-operate with a Falling edge Receiver (DS90CF384) without any translation

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

### **Features**

- 20 to 65 MHz shift clock support
- Programmable Transmitter (DS90C383) strobe select (Rising or Falling edge strobe)
- Single 3.3V supply
- Chipset (Tx + Rx) power consumption < 250 mW (typ)
- Power-down mode (< 0.5 mW total)
- Single pixel per clock XGA (1024x768) ready
- Supports VGA, SVGA, XGA and higher addressability.
- Up to 227 Megabytes/sec bandwidth
- Up to 1.8 Gbps throughput
- Narrow bus reduces cable size and cost
- 290 mV swing LVDS devices for low EMI
- PLL requires no external components
- Low profile 56-lead TSSOP package
- Falling edge data strobe Receiver
- Compatible with TIA/EIA-644 LVDS standard
- ESD rating >7 kV

## **Block Diagrams**

#### Application DATA (LVDS) HOST GRAPHICS LCD PANEL CMOS/ CMOS/ CONTROLLER CONTROLLER CLOCK (LVDS) FPSHIFT IN (TxCLK IN) FPSHIFT OUT (RxCLK OUT)

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

# **Block Diagrams** (Continued)



### Order Number DS90C383MTD See NS Package Number MTD56



Order Number DS90CF384MTD See NS Package Number MTD56

### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.3V to +4VCMOS/TTL Input Voltage -0.3V to  $(V_{CC} + 0.3V)$ CMOS/TTL Output Voltage -0.3V to  $(V_{CC} + 0.3V)$ LVDS Receiver Input Voltage -0.3V to  $(V_{CC} + 0.3V)$ LVDS Driver Output Voltage -0.3V to  $(V_{CC} + 0.3V)$ LVDS Output Short Circuit
Duration Continuous Junction Temperature +150°C Storage Temperature -65°C to +150°C

Lead Temperature
(Soldering, 4 sec) +260°C
Maximum Package Power Dissipation Capacity 25°C

MTD56 (TSSOP) Package:

# Recommended Operating Conditions

|                                         | Min | Nom | Max | Units   |
|-----------------------------------------|-----|-----|-----|---------|
| Supply Voltage (V <sub>CC</sub> )       | 3.0 | 3.3 | 3.6 | V       |
| Operating Free Air                      |     |     |     |         |
| Temperature (T <sub>A</sub> )           | -10 | +25 | +70 | °C      |
| Receiver Input Range                    | 0   |     | 2.4 | V       |
| Supply Noise Voltage (V <sub>CC</sub> ) |     |     | 100 | $mV_PP$ |

### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol           | Parameter                         | Conditions                                   |              |       | Тур   | Max             | Units |
|------------------|-----------------------------------|----------------------------------------------|--------------|-------|-------|-----------------|-------|
| CMOS/1           | TTL DC SPECIFICATIONS             |                                              |              |       | •     | •               |       |
| V <sub>IH</sub>  | High Level Input Voltage          |                                              |              | 2.0   |       | V <sub>cc</sub> | V     |
| V <sub>IL</sub>  | Low Level Input Voltage           |                                              | GND          |       | 0.8   | V               |       |
| V <sub>OH</sub>  | High Level Output Voltage         | $I_{OH} = -0.4 \text{ mA}$                   |              | 2.7   | 3.3   |                 | V     |
| V <sub>OL</sub>  | Low Level Output Voltage          | I <sub>OL</sub> = 2 mA                       |              |       | 0.06  | 0.3             | V     |
| V <sub>CL</sub>  | Input Clamp Voltage               | I <sub>CL</sub> = -18 mA                     |              |       | -0.79 | -1.5            | V     |
| I <sub>IN</sub>  | Input Current                     | $V_{OUT} = V_{CC}$ , GND, 2.5V               | or 0.4V      |       | ±5.1  | ±10             | μA    |
| I <sub>os</sub>  | Output Short Circuit Current      | V <sub>OUT</sub> = 0V                        |              |       | -60   | -120            | mA    |
| LVDS D           | C SPECIFICATIONS                  |                                              |              |       |       |                 |       |
| V <sub>OD</sub>  | Differential Output Voltage       | $R_L = 100\Omega$                            |              | 250   | 345   | 450             | mV    |
| $\Delta V_{OD}$  | Change in V <sub>OD</sub> between |                                              |              |       |       | 35              | mV    |
|                  | complimentary output states       |                                              |              |       |       |                 |       |
| Vos              | Offset Voltage (Note 4)           |                                              |              | 1.125 | 1.25  | 1.375           | V     |
| ΔV <sub>os</sub> | Change in V <sub>OS</sub> between |                                              |              |       |       | 35              | mV    |
|                  | complimentary output states       |                                              |              |       |       |                 |       |
| los              | Output Short Circuit Current      | $V_{OUT} = 0V, R_L = 100\Omega$              |              |       | -3.5  | -5              | mA    |
| l <sub>oz</sub>  | Output TRI-STATE® Current         | Power Down = 0V,                             |              |       | ±1    | ±10             | μA    |
|                  |                                   | $V_{OUT} = 0V \text{ or } V_{CC}$            |              |       |       |                 |       |
| V <sub>TH</sub>  | Differential Input High Threshold | V <sub>CM</sub> = +1.2V                      |              |       |       | +100            | mV    |
| V <sub>TL</sub>  | Differential Input Low Threshold  |                                              |              | -100  |       |                 | mV    |
| I <sub>IN</sub>  | Input Current                     | $V_{IN} = +2.4V, V_{CC} = 3.6V$              | /            |       |       | ±10             | μA    |
|                  |                                   | $V_{IN} = 0V, V_{CC} = 3.6V$                 |              |       |       | ±10             | μA    |
| TRANSI           | MITTER SUPPLY CURRENT             |                                              |              |       |       |                 |       |
| ICCTW            | Transmitter Supply Current        | $R_L = 100\Omega$ ,                          | f = 32.5 MHz |       | 31    | 45              | mA    |
|                  |                                   | $C_L = 5 pF$ ,                               |              |       |       |                 |       |
|                  | Worst Case                        | Worst Case Pattern                           | f = 37.5 MHz |       | 32    | 50              | mA    |
|                  |                                   | (Figures 1, 3 )                              | f = 65 MHz   |       | 37    | 55              | mA    |
| ICCTG            | Transmitter Supply Current        | $R_{L} = 100\Omega,$ $C_{L} = 5 \text{ pF},$ | f = 32.5 MHz |       | 23    | 35              | mA    |
|                  | 16 Grayscale                      | 16 Grayscale Pattern                         | f = 37.5 MHz |       | 28    | 40              | mA    |
|                  |                                   | (Figures 2, 3) f = 65 MHz                    |              |       | 31    | 45              | mA    |

## **Electrical Characteristics** (Continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol | Parameter                  | Conditio                | Conditions                       |   |    | Max | Units |
|--------|----------------------------|-------------------------|----------------------------------|---|----|-----|-------|
| TRANSI | MITTER SUPPLY CURRENT      | •                       |                                  | • |    |     |       |
| ICCTZ  | Transmitter Supply Current | Power Down = Low        |                                  |   | 10 | 55  | μA    |
|        | Power Down                 | Driver Outputs in TRI-S | TATE® under                      |   |    |     |       |
| 1      |                            | Power Down Mode         | Power Down Mode                  |   |    |     |       |
| RECEIV | ER SUPPLY CURRENT          | '                       |                                  | • |    |     |       |
| ICCRW  | Receiver Supply Current    | C <sub>L</sub> = 8 pF,  | f = 32.5 MHz                     |   | 49 | 65  | mA    |
|        | Worst Case                 | Worst Case Pattern      | f = 37.5 MHz                     |   | 53 | 70  | mA    |
|        |                            | (Figures 1, 4)          | f = 65 MHz                       |   | 78 | 105 | mA    |
| ICCRG  | Receiver Supply Current,   | C <sub>L</sub> = 8 pF,  | f = 32.5 MHz                     |   | 28 | 45  | mA    |
|        | 16 Grayscale               | 16 Grayscale Pattern    | f = 37.5 MHz                     |   | 30 | 47  | mA    |
|        |                            | (Figures 2, 4)          | f = 65 MHz                       |   | 43 | 60  | mA    |
| ICCRZ  | Receiver Supply Current    | Power Down = Low        | Power Down = Low                 |   | 10 | 55  | μA    |
|        | Power Down                 | Receiver Outputs Stay I | Receiver Outputs Stay Low during |   |    |     |       |
|        |                            | Power Down Mode         |                                  |   |    |     |       |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.

## **Transmitter Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified

| Symbol | Parameter                                                           | Min        | Тур   | Max   | Units |    |
|--------|---------------------------------------------------------------------|------------|-------|-------|-------|----|
| LLHT   | LVDS Low-to-High Transition Time (Figure 3)                         |            | 0.75  | 1.5   | ns    |    |
| LHLT   | LVDS High-to-Low Transition Time (Figure 3)                         |            |       | 0.75  | 1.5   | ns |
| TCIT   | TxCLK IN Transition Time (Figure 5 )                                |            |       |       | 5     | ns |
| TCCS   | TxOUT Channel-to-Channel Skew (Figure 6)                            |            |       | 250   |       | ps |
| TPPos0 | Transmitter Output Pulse Position for Bit 0 (Figure 17)             | f = 65 MHz | -0.4  | 0     | 0.3   | ns |
| TPPos1 | Transmitter Output Pulse Position for Bit 1                         |            | 1.8   | 2.2   | 2.5   | ns |
| TPPos2 | Transmitter Output Pulse Position for Bit 2                         |            | 4.0   | 4.4   | 4.7   | ns |
| TPPos3 | Transmitter Output Pulse Position for Bit 3                         |            | 6.2   | 6.6   | 6.9   | ns |
| TPPos4 | Transmitter Output Pulse Position for Bit 4                         | 8.4        | 8.8   | 9.1   | ns    |    |
| TPPos5 | Transmitter Output Pulse Position for Bit 5                         |            |       |       | 11.3  | ns |
| TPPos6 | Transmitter Output Pulse Position for Bit 6                         |            |       |       | 13.5  | ns |
| TCIP   | TxCLK IN Period (Figure 7)                                          |            |       |       | 50    | ns |
| TCIH   | TxCLK IN High Time (Figure 7)                                       | 0.35T      | 0.5T  | 0.65T | ns    |    |
| TCIL   | TxCLK IN Low Time (Figure 7)                                        |            | 0.35T | 0.5T  | 0.65T | ns |
| TSTC   | TxIN Setup to TxCLK IN (Figure 7)                                   | 2.5        |       |       | ns    |    |
| THTC   | TxIN Hold to TxCLK IN (Figure 7)                                    | 0          |       |       | ns    |    |
| TCCD   | TxCLK IN to TxCLK OUT Delay 25°C, V <sub>CC</sub> = 3.3V (Figure 9) | 3          |       | 5.5   | ns    |    |
| TPLLS  | Transmitter Phase Lock Loop Set (Figure 11)                         |            |       | 10    | ms    |    |
| TPDD   | Transmitter Power Down Delay (Figure 15)                            | -          |       |       | 100   | ns |

Note 2: Typical values are given for  $V_{CC}$  = 3.3V and  $T_A$  = +25C.

Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise specified (except  $V_{OD}$  and  $\Delta V_{OD}$ ).

Note 4:  $V_{OS}$  previously referred as  $V_{CM}$ .

# Receiver Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified

| Symbol | Parameter                                                            | Min        | Тур  | Max  | Units |    |
|--------|----------------------------------------------------------------------|------------|------|------|-------|----|
| CLHT   | CMOS/TTL Low-to-High Transition Time (Figure 4)                      |            | 2.2  | 5    | ns    |    |
| CHLT   | CMOS/TTL High-to-Low Transition Time (Figure 4)                      |            |      | 2.2  | 5     | ns |
| RSPos0 | Receiver Input Strobe Position for Bit 0 (Figure 18)                 | f = 65 MHz | 0.7  | 1.1  | 1.4   | ns |
| RSPos1 | Receiver Input Strobe Position for Bit 1                             |            | 2.9  | 3.3  | 3.6   | ns |
| RSPos2 | Receiver Input Strobe Position for Bit 2                             |            | 5.1  | 5.5  | 5.8   | ns |
| RSPos3 | Receiver Input Strobe Position for Bit 3                             |            | 7.3  | 7.7  | 8.0   | ns |
| RSPos4 | Receiver Input Strobe Position for Bit 4                             | 9.5        | 9.9  | 10.2 | ns    |    |
| RSPos5 | Receiver Input Strobe Position for Bit 5                             | 11.7       | 12.1 | 12.4 | ns    |    |
| RSPos6 | Receiver Input Strobe Position for Bit 6                             |            | 13.9 | 14.3 | 14.6  | ns |
| RSKM   | RxIN Skew Margin (Note 5) (Figure 19) f = 65 MHz                     |            |      |      |       | ps |
| RCOP   | RxCLK OUT Period (Figure 8)                                          |            |      |      | 50    | ns |
| RCOH   | RxCLK OUT High Time (Figure 8)                                       | f = 65 MHz | 7.3  | 8.6  |       | ns |
| RCOL   | RxCLK OUT Low Time (Figure 8)                                        |            | 3.45 | 4.9  |       | ns |
| RSRC   | RxOUT Setup to RxCLK OUT (Figure 8)                                  | 2.5        | 6.9  |      | ns    |    |
| RHRC   | RxOUT Hold to RxCLK OUT (Figure 8)                                   | 2.5        | 5.7  |      | ns    |    |
| RCCD   | RxCLK IN to RxCLK OUT Delay 25°C, V <sub>CC</sub> = 3.3V (Figure 10) |            |      |      | 9     | ns |
| RPLLS  | Receiver Phase Lock Loop Set (Figure 12)                             |            |      |      | 10    | ms |
| RPDD   | Receiver Power Down Delay (Figure 16 )                               |            |      |      | 1     | μs |

Note 5: Receiver Skew Margin is defined as the valid data sampling region at the receiver inputs. This margin takes into account the transmitter pulse positions (min and max) and the receiver input setup and hold time (internal data sampling window-RSPOS). This margin allows for LVDS interconnect skew, inter-symbol interference (both dependent on type/length of cable), and clock jitter (less than 250 ps).

## **AC Timing Diagrams**



FIGURE 1. "Worst Case" Test Pattern



FIGURE 2. "16 Grayscale" Test Pattern (Notes 6, 7, 8, 9)

Note 6: The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O.

Note 7: The 16 grayscale test pattern tests device power consumption for a "typical" LCD display pattern. The test pattern approximates signal switching needed to produce groups of 16 vertical stripes across the display.

Note 8: Figures 1, 2 show a falling edge data strobe (TxCLK IN/RxCLK OUT).

Note 9: Recommended pin to signal mapping. Customer may choose to define differently.



FIGURE 3. DS90C383 (Transmitter) LVDS Output Load and Transition Times



FIGURE 4. DS90CF384 (Receiver) CMOS/TTL Output Load and Transition Times



FIGURE 5. DS90C383 (Transmitter) Input Clock Transition Time



Measurements at  $V_{\rm diff}$  = 0V TCCS measured between earliest and latest LVDS edges. TxCLK Differential Low High Edge

FIGURE 6. DS90C383 (Transmitter) Channel-to-Channel Skew



FIGURE 7. DS90C383 (Transmitter) Setup/Hold and High/Low Times (Falling Edge Strobe)



FIGURE 8. DS90CF384 (Receiver) Setup/Hold and High/Low Times



FIGURE 9. DS90C383 (Transmitter) Clock In to Clock Out Delay (Falling Edge Strobe)



FIGURE 10. DS90CF384 (Receiver) Clock In to Clock Out Delay



FIGURE 11. DS90C383 (Transmitter) Phase Lock Loop Set Time



FIGURE 12. DS90CF384 (Receiver) Phase Lock Loop Set Time



FIGURE 13. Seven Bits of LVDS in Once Clock Cycle



FIGURE 14. 21 Parallel TTL Data Inputs Mapped to LVDS Outputs



FIGURE 15. Transmitter Power Down Delay

DS012887-15







C — Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and max Tppos — Transmitter output pulse position (min and max)

RSKM = Cable Skew (type, length) + Source Clock Jitter (cycle to cycle) (Note 10) + ISI (Inter-symbol interference) (Note 11)

Cable Skew — typically 10 ps-40 ps per foot, media dependent

Note 10: Cycle-to-cycle jitter is less than 250 ps at 65 MHZ

Note 11: ISI is dependent on interconnect length; may be zero

FIGURE 19. Receiver LVDS Input Skew Margin

## DS90C383 Pin Description—FPD Link Transmitter

| Pin Name             | I/O | No. | Description                                                                                                                                           |
|----------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxIN                 | I   | 28  | TTL level input. This includes: 8 Red, 8 Green, 8 Blue, and 4 control lines—FPLINE, FPFRAME and DRDY (also referred to as HSYNC, VSYNC, Data Enable). |
| TxOUT+               | 0   | 4   | Positive LVDS differential data output.                                                                                                               |
| TxOUT-               | 0   | 4   | Negative LVDS differential data output.                                                                                                               |
| FPSHIFT IN           | I   | 1   | TTL level clock input. The falling edge acts as data strobe. Pin name TxCLK IN.                                                                       |
| R_FB                 | I   | 1   | Programmable strobe select.                                                                                                                           |
| RTxCLK OUT+          | 0   | 1   | Positive LVDS differential clock output.                                                                                                              |
| TxCLK OUT-           | 0   | 1   | Negative LVDS differential clock output.                                                                                                              |
| PWR DOWN             | I   | 1   | TTL level input. When asserted (low input) TRI-STATES the outputs, ensuring low current at power down.                                                |
| V <sub>cc</sub>      | I   | 3   | Power supply pins for TTL inputs.                                                                                                                     |
| GND                  | I   | 4   | Ground pins for TTL inputs.                                                                                                                           |
| PLL V <sub>CC</sub>  | I   | 1   | Power supply pin for PLL.                                                                                                                             |
| PLL GND              | - 1 | 2   | Ground pins for PLL.                                                                                                                                  |
| LVDS V <sub>CC</sub> | I   | 1   | Power supply pin for LVDS outputs.                                                                                                                    |
| LVDS GND             | I   | 3   | Ground pins for LVDS outputs.                                                                                                                         |

| DS90CF384 Pin Description—FPD Link Receiver |     |     |                                                                                                                                                           |  |  |
|---------------------------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                                    | I/O | No. | Description                                                                                                                                               |  |  |
| RxIN+                                       | I   | 4   | Positive LVDS differential data inputs.                                                                                                                   |  |  |
| RxIN-                                       | ı   | 4   | Negative LVDS differential data inputs.                                                                                                                   |  |  |
| RxOUT                                       | 0   | 28  | TTL level data outputs. This includes: 8 Red, 8 Green, 8 Blue, and 4 control lines—FPLINE, FPFRAME, DRDY (also referred to as HSYNC, VSYNC, Data Enable). |  |  |
| RxCLK IN+                                   | I   | 1   | Positive LVDS differential clock input.                                                                                                                   |  |  |
| RxCLK IN-                                   | I   | 1   | Negative LVDS differential clock input.                                                                                                                   |  |  |
| FPSHIFT OUT                                 | 0   | 1   | TTL level clock output. The falling edge acts as data strobe. Pin name RxCLK OUT.                                                                         |  |  |
| PWR DOWN                                    | ı   | 1   | TTL level input. When asserted (low input) the receiver outputs are low.                                                                                  |  |  |
| V <sub>cc</sub>                             | I   | 4   | Power supply pins for TTL outputs.                                                                                                                        |  |  |
| GND                                         | ı   | 5   | Ground pins for TTL outputs.                                                                                                                              |  |  |
| PLL V <sub>CC</sub>                         | ı   | 1   | Power supply for PLL.                                                                                                                                     |  |  |
| PLL GND                                     | I   | 2   | Ground pin for PLL.                                                                                                                                       |  |  |
| LVDS V <sub>CC</sub>                        | I   | 1   | Power supply pin for LVDS inputs.                                                                                                                         |  |  |
| LVDS GND                                    | I   | 3   | Ground pins for LVDS inputs.                                                                                                                              |  |  |

## **Applications Information**

The DS90C383 and DS90CF384 are backward compatible with the existing 5V FPD Link transmitter/receiver pair (DS90CR583, DS90CR584, DS90CF583 and DS90CF584). To upgrade from a 5V to a 3.3V system the following must be addressed:

- 1. Change 5V power supply to 3.3V. Provide this supply to the  $V_{CC}$ , LVDS  $V_{CC}$  and PLL  $V_{CC}$  of both the transmitter and receiver devices. This change may enable the removal of a 5V supply from the system, and power may be supplied from an existing 3V power source.
- 2. The DS90C383 (transmitter) incorporates a rise/fall strobe select pin. This select function is on pin 17, formerly a  $V_{\rm CC}$  connection on the 5V products. When the rise/fall strobe select pin is connected to  $V_{\rm CC}$ , the part is configured with a rising edge strobe. In a system currently using a 5V rising edge strobe transmitter (DS90CR583), no layout changes are required to accommodate the new rise/fall select pin on the 3.3V transmitter. The  $V_{\rm CC}$  signal may remain at pin 17, and the device will be configured with a rising edge strobe.

When converting from a 5V falling edge transmitter (DS90CF583) to the 3V transmitter a minimal board layout change is necessary. The 3.3V transmitter will not be configured with a falling edge strobe if  $V_{\rm CC}$  remains connected to the select pin. To guarantee the 3.3V transmitter functions with a falling edge strobe be to 47 should be connected to ground OR left unconnected. When not connected (left open) and internal pull-down resistor ties pin 17 to ground, thus configuring the transmitter with a falling edge strobe.

The DS90C383 transmitter input and control inputs accept 3.3V TTL/CMOS levels. They are not 5V tolerant.



### **Truth Table**

**TABLE 1. Programmable Transmitter** 

| Pin  | Condition              | Strobe Status       |
|------|------------------------|---------------------|
| R_FB | R_FB = V <sub>CC</sub> | Rising edge strobe  |
| R_FB | R_FB = GND             | Falling edge strobe |



#### Physical Dimensions inches (millimeters) unless otherwise noted 14.0 ± 0.1 -A-SYMM Ç (9.2 TYP) 8.1 6.1 ± 0.1 -B-(5.6 TYP) 4.05 (1.8 TYP) □ 0.2 C B A (0.3 TYP) ALL LEAD TIPS (0.5 TYP) LAND PATTERN RECOMMENDATION □ 0.1 C SEE DETAIL A ALL LEAD TIPS -(0.90)1.1, MAX → 0.5 TYP - 0.17 - 0.27 TYP -0.10 ± 0.05 TYP 0.09-0.20 TYP 0.13M A BS CS GAGE PLANE 00-80 SEATING PLANE $0.60^{+0.15}_{-0.10}$ DETAIL\_A TYPICAL MTD56 (REV B) 56-Lead Molded Thin Shrink Small Outline Package, JEDEC Order Number DS90C383, DS90CF384

# LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

NS Package Number MTD56

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

**National Semiconductor** Europe

Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86

Email: europe.support@nsc.com

Deutsch Tel: +49 (0) 1 80-532 85 85

English Tel: +49 (0) 1 80-532 78 32

Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconducto Asia Pacific Customer Response Group Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179