#### SN74ALVC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS DGG OR DL PACKAGE (TOP VIEW) 10E L 1Q2 🛮 GND 4 1Q3 🛮 5 1Q4 **[**] 6 V<sub>CC</sub> **□**7 1Q5 🛮 8 1Q6 🛮 9 GND II 10 1Q7 **1**11 1Q8 12 2Q1 13 2Q2 | 14 GND [] 15 2Q3 116 2Q4 17 V<sub>CC</sub> [] 18 2Q5 🛮 19 2Q6 🛮 20 GND 21 2Q7 []22 2Q8 [] 23 20E 24 1Q1 <u>| </u>2 3 SCAS258A - JANUARY 1993 - REVISED MAY 1995 48 1 1CLK 47 1 1D1 46[] 1D2 45 GND 44 🛮 1 D3 43 🛮 1D4 42 V<sub>CC</sub> 41 1D5 40 D6 39 | GND 38 | 1D7 37 | 1D8 36 2D1 35 2D2 34 | GND 33 II 2D3 32 2D4 31 [] V<sub>CC</sub> 30 2D5 29 2D6 28 GND 27 2D7 26 2D8 25 🛮 2CLK - EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Submicron Process - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Bus Hold On Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - ESD Protection Exceeds 2000 V Per MIL-STD-833C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17 - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages #### description This 16-bit edge-triggered D-type flip-flop is designed for 3.3-V $V_{CC}$ operation; it is tested at 2.5-V, 2.7-V, and 3.3-V $V_{CC}$ . The SN74ALVC16374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs. $\overline{OE}$ ) can be used to place the eight outputs in either a normal logic state (high- or low-logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. $\overline{OE}$ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVC16374 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area. The SN74ALVC16374 is characterized for operation from −40°C to 85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. TEXAS INSTRUMENTS POST OFFICE BOX 655303 • DALLAS. TEXAS 75265 Copyright © 1995, Texas Instruments Incorporated SCAS258A - JANUARY 1993 - REVISED MAY 1995 #### **FUNCTION TABLE** (each flip-flop) | | INPUTS | OUTPUT | | |----|------------|--------|----------------| | OE | CLK | D | Q | | L | 1 | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | Q <sub>0</sub> | | Н | Χ | Χ | Z | ## logic symbol† #### † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) To Seven Other Channels To Seven Other Channels ### SN74ALVC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS258A - JANUARY 1993 - REVISED MAY 1995 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |-------------------------------------------------------------------------------------------------|-------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 4.6 V | | Output voltage range, VO (see Notes 1 and 2) | $-0.5$ V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Maximum power dissipation at $T_A = 55^{\circ}$ C (in still air) (see Note 3 | ): DGG package 0.85 W | | | DL package 1.2 W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | \/ | V <sub>CC</sub> = 2.3 V to 2.7 V | | 1.7 | | V | | VIH | High-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | V | | VIL | Low-level input voltage $ \frac{\text{V}_{CC} = 2.3 \text{ V to } 2.7 \text{ V}}{\text{V}_{CC} = 2.7 \text{ V to } 3.6 \text{ V}} $ | | | 0.7 | V | | | | | | 0.8 | V | | VI | Input voltage | | 0 | VCC | V | | ٧o | Output voltage | | 0 | VCC | V | | | | V <sub>CC</sub> = 2.3 V | | -12 | | | IOH | | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | V <sub>CC</sub> = 2.3 V | | 12 | | | loL | Low-level output current V <sub>CC</sub> = 2.7 V | | 12 | mA | | | | | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: Unused or floating control pins must be held high or low. ## SN74ALVC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS258A - JANUARY 1993 - REVISED MAY 1995 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DA. | DAMETER | TEST CONDITIONS | | + | T <sub>A</sub> = - | 40°C to | 85°C | UNIT | |-----------------------|-----------------------|---------------------------------------------------------------------------|---------------------------------------|-------------------|---------------------|---------|------|------| | PA | RAMETER | | | v <sub>cc</sub> † | MIN | TYP | MAX | | | | | I <sub>OH</sub> = -100 μA | | MIN to MAX | V <sub>CC</sub> -0. | 2 | | | | | | I <sub>OH</sub> = -6 mA | V <sub>IH</sub> = 1.7 V | 2.3 V | 2 | | | | | \/ | | | V <sub>IH</sub> = 1.7 V | 2.3 V | 1.7 | | | ., | | VOH | | I <sub>OH</sub> = -12 mA | V <sub>IH</sub> = 2 V | 2.7 V | 2.2 | | | V | | | | | V <sub>IH</sub> = 2 V | 3 V | 2.4 | | | | | | | I <sub>OH</sub> = -24 mA | V <sub>IH</sub> = 2 V | 3 V | MIN TYP MAX | | | | | | | I <sub>OL</sub> = 100 μA | | MIN to MAX | | | 0.2 | | | | | $I_{OL} = 6 \text{ mA}$ | $V_{IL} = 0.7 \text{ mA}$ | 2.3 V | | | 0.4 | | | VOL | | I <sub>OL</sub> = 12 mA | V <sub>IL</sub> = 0.7 mA | 2.3 V | | | 0.7 | V | | | | I <sub>OL</sub> = 12 mA | V <sub>IL</sub> = 0.8 mA | 2.7 V | | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | V <sub>IL</sub> = 0.8 mA | 3 V | | | 0.55 | | | Ιį | | $V_I = V_{CC}$ or GND | | 3.6 V | | | ±5 | μΑ | | | | V <sub>I</sub> = 0.7 V | | 2.3 V | 45 | | | | | I <sub>I</sub> (hold) | | V <sub>I</sub> = 1.7 V<br>V <sub>I</sub> = 0.8 V | | 2.3 V | -45 | | | μА | | | | | | 3 V | 75 | | | | | | | V <sub>I</sub> = 2 V<br>V <sub>I</sub> = 0 to 3.6 V | | 3 V | -75 | | | | | | | | | 3.6 V | | | ±500 | | | l <sub>OZ</sub> § | | $V_O = V_{CC}$ or GND | | 3.6 V | | | ±10 | μΑ | | Icc | | $V_I = V_{CC}$ or GND, | IO = 0 | 3.6 V | | | 40 | μΑ | | ΔICC | | V <sub>CC</sub> = 3 V to 3.6 V,<br>Other inputs at V <sub>CC</sub> or GND | One input at V <sub>CC</sub> – 0.6 V, | | | | 750 | μА | | Ci | Control inputs Inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | | pF | | | Со | | $V_O = V_{CC}$ or GND | | 3.3 V | | | | pF | T For conditions shown as MIN or MAX use the appropriate values under recommended operating conditions. # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 and 2) | | | V <sub>CC</sub> = | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------|---------------------------------|-------------------|------------------------------------|-----|------------------------------------------------------------|-----|------------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | fclock | Clock frequency | 0 | 150 | 0 | 150 | 0 | 150 | MHz | | | t <sub>W</sub> | Pulse duration, CLK high or low | 3.3 | | 3.3 | | 3.3 | | ns | | | t <sub>su</sub> | Setup time, data before CLK↑ | 2.1 | | 2.2 | | 1.9 | | ns | | | th | Hold time, data after CLK↑ | 0.6 | | 0.5 | | 0.5 | | ns | | <sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current. # SN74ALVC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS258A - JANUARY 1993 - REVISED MAY 1995 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------| | | (INPOT) | (001P01) | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 150 | | 150 | | 150 | | MHz | | t <sub>pd</sub> | CLK | Q | 1 | 5.9 | | 4.9 | 1 | 4.2 | ns | | t <sub>en</sub> | CLK | Q | 1 | 6.7 | | 5.9 | 1 | 4.8 | ns | | t <sub>dis</sub> | CLK | Q | 1.7 | 5.5 | | 4.7 | 1.2 | 4.3 | ns | # operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT | |-----------------|------------------|--------------------------------------------|------------------------------------|------------------------------------|------| | | | | TYP | TYP | | | C . | Outputs enabled | C. FO. F. 10 MILE | 31 | 30 | ~F | | C <sub>pd</sub> | Outputs disabled | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | 16 | 18 | pF | SCAS258A - JANUARY 1993 - REVISED MAY 1995 #### PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V - NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq 2.5 \text{ ns.}$ $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated