SCBS183D - FEBRUARY 1991 - REVISED JANUARY 1999 - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - Typical V<sub>OLP</sub> (Output Ground Bounce) <1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Impedance State During Power Up and Power Down - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), and Plastic (N) and Ceramic (J) DIPs ## description The 'ABT126 bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. When $V_{CC}$ is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### SN54ABT126 . . . J PACKAGE SN74ABT126 . . . D, DB, OR N PACKAGE (TOP VIEW) # SN54ABT126 . . . FK PACKAGE (TOP VIEW) NC - No internal connection The SN54ABT126 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT126 is characterized for operation from –40°C to 85°C. ## FUNCTION TABLE (each buffer) | INPU | JTS | OUTPUT | | | | | | |------|-----|--------|--|--|--|--|--| | OE | Α | Y | | | | | | | Н | Н | Н | | | | | | | Н | L | L | | | | | | | L | Χ | Z | | | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC-IIB is a trademark of Texas Instruments Incorporated. ## logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, and N packages. ## logic diagram (positive logic) Pin numbers shown are for the D, DB, J, and N packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> –0.5 V to 7 V | |--------------------------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | Voltage range applied to any output in the high or power-off state, VO0.5 V to 5.5 V | | Current into any output in the low state, IO: SN54ABT126 | | SN74ABT126 128 mA | | Input clamp current, $I_{ K }(V_{ C } < 0)$ | | Output clamp current, $I_{OK}$ ( $V_O < 0$ ) | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | DB package 158°C/W | | N package 78°C/W | | Storage temperature range, T <sub>stq</sub> –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stressratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. ## recommended operating conditions (see Note 3) | | | SN54ABT126 | | SN74ABT126 | | UNIT | |---------------------|------------------------------------|------------|-----|------------|-----|------| | | | MIN | MAX | MIN | MAX | UNII | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | 7 | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 | Vcc | 0 | VCC | V | | IOH | High-level output current | 1 | -24 | | -32 | mA | | loL | Low-level output current | 2 | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | 30/ | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | 200 | | 200 | | μs/V | | T <sub>A</sub> | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CONDITIONS | | T <sub>A</sub> = 25°C | | | SN54ABT126 | | SN74ABT126 | | UNIT | |---------------------------------|----------------------------------------------------------------------------------------------------|--------------------------|-----------------------|------------------|-------|------------|------|------------|------|------| | PARAMETER | | | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -3 mA | 2.5 | | | 2.5 | | 2.5 | | | | VOH | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | 3 | | | 3 | | 3 | | V | | | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -24 mA | 2 | | | 2 | | | | V | | | VCC = 4.5 V | I <sub>OH</sub> = -32 mA | 2* | | | | | 2 | | | | Vol | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | I <sub>OL</sub> = 48 mA | | | 0.55 | | 0.55 | | | V | | VOL. | VOL VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | | 0.55* | | | | 0.55 | V | | V <sub>hys</sub> | | | | 100 | | | 4 | | | mV | | ΙĮ | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | | ±1 | | ±1 | μΑ | | lozpu | $V_{CC} = 0 \text{ to } 2.1 \text{ V}, V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, OE = X^{\ddagger}$ | | | | ±50 | | ±50 | | ±50 | μΑ | | IOZPD | $V_{CC} = 2.1 \text{ V to } 0, V_{O} = 0.5 \text{ V to } 2.7 \text{ V, OE} = X^{\ddagger}$ | | | | ±50 | 1 | ±50 | | ±50 | μΑ | | lozh | $V_{CC}$ = 2.1 V to 5.5 V, $V_{O}$ = 2.7 V, OE $\leq$ 0.8 V | | | | 10 | 3/ | 10 | | 10 | μΑ | | lozL | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}, V_{O} = 0.5 \text{ V}, OE \le 0.8 \text{ V}$ | | | | -10 | 90 | -10 | | -10 | μΑ | | l <sub>off</sub> | $V_{CC} = 0$ , $V_I \text{ or } V_O \le 4.5 \text{ V}$ | | | | ±100 | Ya | | | ±100 | μΑ | | ICEX | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μΑ | | IO§ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | -50 | -100 | -200 | -50 | -200 | -50 | -200 | mA | | | V <sub>CC</sub> = 5.5 V, I <sub>O</sub> = 0,<br>V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs high | | 1 | 250 | | 250 | | 250 | μΑ | | | | Outputs low | | 24 | 30 | | 30 | | 30 | mA | | | | Outputs disabled | | 0.5 | 250 | | 250 | | 250 | μΑ | | ΔI <sub>CC</sub> ¶ One input at | V <sub>CC</sub> = 5.5 V,<br>One input at 3.4 V, | Outputs enabled | | | 1.5 | | 1.5 | | 1.5 | mA | | | Other inputs at V <sub>CC</sub> or GND | Outputs disabled | | | 50 | | 50 | | 50 | μΑ | | Ci | V <sub>I</sub> = 2.5 V or 0.5 V | | | 3 | | | | | | pF | | Co | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$ | | | 7 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>‡</sup> For V<sub>CC</sub> between 2.1 V and 4 V, OE should be less than or equal to 0.5 V to ensure a low state. <sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. ## SN54ABT126, SN74ABT126 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS183D - FEBRUARY 1991 - REVISED JANUARY 1999 switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 4 and Figure 1) | PARAMETER | FROM TO (OUTPUT) | _ | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT126 | | SN74ABT126 | | UNIT | |------------------|------------------|-----------|-------------------------------------------------|-----|-----|------------|-----|------------|-----|------| | | | (0011 01) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | А | Y | 1 | 2.9 | 4.9 | 1 | 7.3 | 1 | 6.3 | ns | | <sup>t</sup> PHL | | | 1 | 2.5 | 5.1 | 1 | 5.9 | 1 | 5.7 | | | <sup>t</sup> PZH | OE | Y | 1 | 4.4 | 5.8 | 1, | 5.3 | 1 | 6.5 | ns | | <sup>t</sup> PZL | | | 1 | 4.4 | 5.9 | 3 | 6.4 | 1 | 6.5 | | | t <sub>PHZ</sub> | OE | | 1 | 3 | 5.7 | 01 | 6.9 | 1 | 6.8 | | | t <sub>PLZ</sub> | | OL 1 | r | 1 | 3 | 5.8 | 0 1 | 7.2 | 1 | 6.7 | NOTE 4: Limits may vary among suppliers. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated