### SN74CBTK32245 32-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS106B - APRIL 2000 - REVISED JULY 2000

- Member of the Texas Instruments *Widebus* +<sup>TM</sup> Family
- 5-Ω Switch Connection Between Two Ports
- TTL-Compatible Input Levels
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Active-Clamp Undershoot-Protection Circuit on the I/Os Clamps Undershoots Up to -2 V
- Flow-Through Architecture Optimizes PCB Layout
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  2000-V Human-Body Model (A114-A)
  200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- Packaged in Plastic Fine-Pitch Ball Grid Array Package

## description

The SN74CBTK32245 device provides 32 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The A and B ports have an active-clamp undershoot-protection circuit. When there is an undershoot, the active-clamp circuit is enabled and current from  $V_{CC}$  is supplied to clamp the output, preventing the pass transistor from turning on.

The device is organized as four 8-bit bus switches, two 16-bit bus switches, or one 32-bit bus switch. When output-enable ( $\overline{OE}$ ) input is low, the switch is on and port A is connected to port B. When  $\overline{OE}$  is high, the switch is open and a high-impedance state exists between the two ports.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The SN74CBTK32245 is characterized for operation from –40°C to 85°C.

| (each a | (each 8-bit bus switch) |  |  |  |
|---------|-------------------------|--|--|--|
|         | FUNCTION                |  |  |  |
| L       | A port = B port         |  |  |  |
| н       | Disconnect              |  |  |  |

#### FUNCTION TABLE each 8-bit bus switch)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus+ is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

## SN74CBTK32245 32-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS106B - APRIL 2000 - REVISED JULY 2000



### terminal assignments

|   | 1   | 2   | 3               | 4                 | 5   | 6   |
|---|-----|-----|-----------------|-------------------|-----|-----|
| Α | 1B2 | 1B1 | NC              | 1 <mark>OE</mark> | 1A1 | 1A2 |
| в | 1B4 | 1B3 | GND             | GND               | 1A3 | 1A4 |
| С | 1B6 | 1B5 | V <sub>CC</sub> | VCC               | 1A5 | 1A6 |
| D | 1B8 | 1B7 | GND             | GND               | 1A7 | 1A8 |
| Е | 2B2 | 2B1 | GND             | GND               | 2A1 | 2A2 |
| F | 2B4 | 2B3 | VCC             | VCC               | 2A3 | 2A4 |
| G | 2B6 | 2B5 | GND             | GND               | 2A5 | 2A6 |
| н | 2B7 | 2B8 | NC              | 2 <mark>0E</mark> | 2A8 | 2A7 |
| J | 3B2 | 3B1 | NC              | 3OE               | 3A1 | 3A2 |
| К | 3B4 | 3B3 | GND             | GND               | 3A3 | 3A4 |
| L | 3B6 | 3B5 | VCC             | VCC               | 3A5 | 3A6 |
| М | 3B8 | 3B7 | GND             | GND               | 3A7 | 3A8 |
| Ν | 4B2 | 4B1 | GND             | GND               | 4A1 | 4A2 |
| Р | 4B4 | 4B3 | VCC             | VCC               | 4A3 | 4A4 |
| R | 4B6 | 4B5 | GND             | GND               | 4A5 | 4A6 |
| т | 4B7 | 4B8 | NC              | 4 <mark>0E</mark> | 4A8 | 4A7 |

NC - No internal connection



### SN74CBTK32245 32-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS106B - APRIL 2000 - REVISED JULY 2000

## logic diagram (positive logic)



<sup>†</sup> Undershoot clamp

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub>                       | –0.5 V to 7 V |
|-------------------------------------------------------------|---------------|
| Input voltage range, V <sub>I</sub> (see Note 1)            | –0.5 V to 7 V |
| Continuous channel current                                  | 128 mA        |
| Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA        |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)       | 40°C/W        |
| Storage temperature range, T <sub>stg</sub> –               |               |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51.



# SN74CBTK32245 **32-BIT FET BUS SWITCH** WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT

SCDS106B - APRIL 2000 - REVISED JULY 2000

## recommended operating conditions (see Note 3)

|                |                                  | MIN | MAX | UNIT |
|----------------|----------------------------------|-----|-----|------|
| VCC            | Supply voltage                   | 4   | 5.5 | V    |
| VIH            | High-level control input voltage | 2   |     | V    |
| VIL            | Low-level control input voltage  |     | 0.8 | V    |
| Т <sub>А</sub> | Operating free-air temperature   | -40 | 85  | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAI                 | RAMETER        |                                          | TEST CONDITIO                              | NS                              | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|---------------------|----------------|------------------------------------------|--------------------------------------------|---------------------------------|-----|------------------|------|------|
| VIK                 |                | V <sub>CC</sub> = 4.5 V,                 | Ij = -18 mA                                |                                 |     |                  | -1.2 | V    |
| VIKU                |                | V <sub>CC</sub> = 5.5 V,                 | $0 \text{ mA} \ge I_I \ge -50 \text{ mA},$ | OE = 5.5 V                      |     |                  | -2   | V    |
| Ц                   |                | V <sub>CC</sub> = 5.5 V,                 | $V_I = 5.5 V \text{ or GND}$               |                                 |     |                  | ±5   | μΑ   |
| l <sub>off</sub>    |                | $V_{CC} = 0,$                            | $V_{I}$ or $V_{O} = 0$ to 5.5 V            |                                 |     |                  | 20   | μΑ   |
| ICC                 |                | V <sub>CC</sub> = 5.5 V,                 | $V_I = V_{CC}$ or GND,                     | I <sub>O</sub> = 0              |     |                  | 60   | μΑ   |
| ∆lcc‡               | Control inputs | V <sub>CC</sub> = 5.5 V,                 | One input at 3.4 V,                        | Other inputs at $V_{CC}$ or GND |     |                  | 3.5  | mA   |
| Ci                  | Control inputs | V <sub>I</sub> = 3 V or 0                |                                            |                                 |     | 3.5              |      | pF   |
| C <sub>io(OFF</sub> | =)             | V <sub>O</sub> = 3 V or 0,               | $\overline{OE} = V_{CC}$                   |                                 |     | 5.5              |      | pF   |
|                     |                | $V_{CC} = 4 V,$<br>TYP at $V_{CC} = 4 V$ | V <sub>I</sub> = 2.4 V,                    | lj = 15 mA                      |     | 14               | 20   |      |
| ron§                |                |                                          |                                            | lj = 64 mA                      |     | 5                | 7    | Ω    |
|                     |                | $V_{CC} = 4.5 V$                         | V <sub>I</sub> = 0                         | lı = 30 mA                      |     | 5                | 7    |      |
|                     |                |                                          | V <sub>I</sub> = 2.4 V,                    | lj = 15 mA                      |     | 8                | 12   |      |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted),  $T_A = 25^{\circ}C$ .

<sup>‡</sup>This is the increase in supply current for each input that is at the specified TTL-voltage level rather than  $V_{CC}$  or GND.

§ Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER         | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | = V <sub>CC</sub><br>± 0. | = 5 V<br>5 V | UNIT |
|-------------------|-----------------|----------------|-----------------------|---------------------------|--------------|------|
|                   |                 | (OUTPUT)       | MIN MAX               | MIN                       | MAX          |      |
| t <sub>pd</sub> ¶ | A or B          | B or A         | 0.35                  |                           | 0.25         | ns   |
| ten               | OE              | A or B         | 7.4                   | 1.6                       | 4.9          | ns   |
| <sup>t</sup> dis  | OE              | A or B         | 7.4                   | 4.2                       | 7.5          | ns   |

The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



### undershoot characteristics

| PARAMETER | TEST CONDITIONS                  | MIN | түр†                 | MAX | UNIT |
|-----------|----------------------------------|-----|----------------------|-----|------|
| νουτυ     | See Figures 1 and 2, and Table 1 | 2   | V <sub>OH</sub> -0.3 |     | V    |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C.





Figure 1. Device Test Setup

Figure 2. Transient Input Voltage Waveform

| Table 1. | Device | Test | Conditions  |
|----------|--------|------|-------------|
|          | DCTICC | 1000 | Contaitions |

| PARAMETER          | VALUE        | UNIT |
|--------------------|--------------|------|
| B port under test‡ | See Figure 1 |      |
| VIN                | See Figure 2 | V    |
| tw                 | 20           | ns   |
| tr                 | 2            | ns   |
| t <sub>f</sub>     | 2            | ns   |
| R1 = R2            | 100          | kΩ   |
| V <sub>TR</sub>    | 11           | V    |
| Vcc                | 5.5          | V    |

<sup>‡</sup>Other B-port outputs are open



# SN74CBTK32245 **32-BIT FET BUS SWITCH** WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT

SCDS106B - APRIL 2000 - REVISED JULY 2000



### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. tPLH and tPHL are the same as tpd.





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated