- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Process - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - 2-V to 5.5-V V<sub>CC</sub> Operation - Support Mixed-Mode Voltage Operation on All Ports - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Package Options Include Plastic Small-Outline (D, NS), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages, Ceramic Flat (W) Packages, Chip Carriers (FK), and DIPs (J) #### description These dual positive-edge-triggered D-type flip-flops are designed for 2-V to 5.5-V $\rm V_{CC}$ operation. A low level at the preset $(\overline{PRE})$ or clear $(\overline{CLR})$ inputs sets or resets the outputs, regardless of the SN54LV74A . . . J OR W PACKAGE SN74LV74A . . . D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW) ## SN54LV74A . . . FK PACKAGE (TOP VIEW) NC - No internal connection levels of the other inputs. When $\overline{\mathsf{PRE}}$ and $\overline{\mathsf{CLR}}$ are inactive (high), data at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The SN54LV74A is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LV74A is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE** | | INP | UTS | | OUTI | PUTS | |-----|-----|------------|---|----------------|------------------| | PRE | CLR | CLK | D | Q | Q | | L | Н | Х | Χ | Н | L | | Н | L | X | Χ | L | Н | | L | L | X | Χ | H <sup>†</sup> | н† | | Н | Н | $\uparrow$ | Н | Н | L | | Н | Н | $\uparrow$ | L | L | Н | | Н | Н | L | Χ | $Q_0$ | $\overline{Q}_0$ | <sup>†</sup> This configuration is unstable; that is, it does not persist when $\overline{\mathsf{PRE}}$ or $\overline{\mathsf{CLR}}$ returns to its inactive (high) level. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments. ### logic symbol† $<sup>\</sup>dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, DGV, J, NS, PW, and W packages. ### logic diagram, each flip-flop (positive logic) ## SN54LV74A, SN74LV74A DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS SCLS381E - AUGUST 1997 - REVISED MAY 2000 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |----------------------------------------------------------------------------------------------|-------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | | Voltage range applied to any output in the high | n-impedance | | | or power-off state, V <sub>O</sub> (see Note 1) | | 0.5 V to 7 V | | Output voltage range, VO (see Notes 1 and 2) | | | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>C</sub> | | | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | | | | Continuous current through V <sub>CC</sub> or GND | | | | Package thermal impedance, θ <sub>JA</sub> (see Note 3) | | | | <b>3,1</b> . | | 96°C/W | | | | 127°C/W | | | | 76°C/W | | | | 113°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. #### recommended operating conditions (see Note 4) | | | | SN54L | .V74A | SN74 | LV74A | UNIT | |----------------|------------------------------------|--------------------------------------------|-----------------------|----------------------|-----------------------|----------------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2 | 5.5 | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | \ <i>/</i> | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> ×0.7 | | V <sub>CC</sub> × 0.7 | | V | | VIH | nign-ievei input voitage | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V <sub>CC</sub> × 0.7 | | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> × 0.7 | | V <sub>CC</sub> × 0.7 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | ٧/ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | V <sub>CC</sub> ×0.3 | | V <sub>CC</sub> ×0.3 | V | | VIL | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | VCC×0.3 | | V <sub>CC</sub> ×0.3 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | | | ٧ <sub>I</sub> | Input voltage | | 0 | 5.5 | 0 | 5.5 | V | | ۷o | Output voltage | | 0 | Vcc | 0 | Vcc | V | | | | V <sub>CC</sub> = 2 V | | <del>-</del> 50 | | -50 | μΑ | | 1 | High-level output current | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 20 | -2 | | -2 | | | ЮН | nigh-level output current | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | Q | -6 | | -6 | mA | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | -12 | | -12 | | | | | V <sub>CC</sub> = 2 V | | 50 | | 50 | μΑ | | la. | Low-level output current | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 2 | | 2 | | | IOL | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | | 6 | mA | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 12 | | 12 | | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 200 | 0 | 200 | | | Δt/Δν | Input transition rise or fall rate | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 0 | 100 | 0 | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | 20 | 0 | 20 | | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | 1 | SN54LV74A | SN74LV74A | UNIT | |------------------|-----------------------------------------|--------------|----------------------|----------------------|------| | PARAMETER | TEST CONDITIONS | vcc | MIN TYP MA | X MIN TYP MAX | UNII | | | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V | V <sub>CC</sub> -0.1 | V <sub>CC</sub> -0.1 | | | Vari | I <sub>OH</sub> = -2 mA | 2.3 V | 2 | 2 | V | | VOH | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | 2.48 | V | | | I <sub>OH</sub> = -12 mA | 4.5 V | 3.8 | 3.8 | | | | I <sub>OL</sub> = 50 μA | 2 V to 5.5 V | , S C | .1 0.1 | | | Val | I <sub>OL</sub> = 2 mA | 2.3 V | 2 C | .4 0.4 | V | | VOL | I <sub>OL</sub> = 6 mA | 3 V | 0.4 | 0.44 | V | | | I <sub>OL</sub> = 12 mA | 4.5 V | 0.9 | 0.55 | | | lį | $V_I = V_{CC}$ or GND | 0 V to 5.5 V | 0 | ±1 | μΑ | | ICC | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | 2 | 20 20 | μΑ | | l <sub>off</sub> | $V_I$ or $V_O = 0$ to 5.5 $V$ | 0 V | | 5 5 | μΑ | | C. | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | 2 | 2 | pF | | C <sub>i</sub> | AL = ACC OL GIAD | 5 V | 2 | 2 | l h | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1) | | PARAMETER | | $T_A = 2$ | 25°C | SN54L | .V74A | SN74L | .V74A | UNIT | |-----------------|----------------------------|---------------------|-----------|------|-------|-------|-------|-------|------| | | PARAMETER | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Pulse duration | PRE or CLR low | 8 | | 9 | _ | 9 | | no | | t <sub>w</sub> | ruise duration | CLK | 8 | | 9 | 10,01 | 9 | | ns | | | Saturations haters CLKA | Data | 8 | | 9 | , JIV | 9 | | no | | t <sub>su</sub> | Setup time before CLK↑ | PRE or CLR inactive | 7 | | 7 | | 7 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | | 0.5 | | 0.5 | | 0.5 | | ns | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | | PARAMETER | | T <sub>A</sub> = 2 | 25°C | SN54L | .V74A | SN74L | .V74A | UNIT | |-----------------|----------------------------|---------------------|--------------------|------|-------|-------|-------|-------|------| | | PARAMETER | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Pulse duration | PRE or CLR low | 6 | | 7 | | 7 | | no | | t <sub>W</sub> | ruise duration | CLK | 6 | | 7 | N.C. | 7 | | ns | | | Saturations haters CLKA | Data | 6 | | 7 | 711 | 7 | | no | | t <sub>su</sub> | Setup time before CLK↑ | PRE or CLR inactive | 5 | | 5 | | 5 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | | 0.5 | | 0.5 | | 0.5 | | ns | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | | PARAMETER | | $T_A = 2$ | 25°C | SN54L | .V74A | SN74L | .V74A | UNIT | |-----------------|----------------------------|---------------------|-----------|------|-------|-------|-------|-------|------| | | FARAIVIETER | | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | | Pulse duration | PRE or CLR low | 5 | | 5 | _ | 5 | | ns | | t <sub>W</sub> | ruise duration | CLK | 5 | | 5 | 10,74 | 5 | | 110 | | | Cotum tions haters CLV | Data | 5 | | 5 | M | 5 | | no | | t <sub>su</sub> | Setup time before CLK↑ | PRE or CLR inactive | 3 | | 3 | | 3 | | ns | | th | Hold time, data after CLK↑ | | 0.5 | | 0.5 | | 0.5 | | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | LOAD | T, | 4 = 25°C | ; | SN54L | V74A | SN74L | .V74A | UNIT | |------------------|------------|------------------------------|------------------------|-----|----------|-------|----------------|------|-------|-------|---------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | f | | | C <sub>L</sub> = 15 pF | 50* | 100* | | 40* | 1/5/ | 40 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 30 | 70 | | 25 | 751 | 25 | | IVII IZ | | 4 . | PRE or CLR | 0 0 | C 15 pE | | 9.8* | 14.8* | 1*, | 17* | 1 | 17 | no | | <sup>t</sup> pd | CLK | Q or Q | C <sub>L</sub> = 15 pF | | 11.1* | 16.4* | 15 | 19* | 1 | 19 | ns | | 4 . | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | C 50 pF | | 13 | 17.4 | Q <sub>1</sub> | 20 | 1 | 20 | no | | <sup>t</sup> pd | CLK | QuiQ | C <sub>L</sub> = 50 pF | | 14.2 | 20 | 2 1 | 23 | 1 | 23 | ns | $<sup>^{\</sup>star}$ On products compliant to MIL-PRF-38535, this parameter is not production tested. ### SN54LV74A, SN74LV74A **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS** SCLS381E - AUGUST 1997 - REVISED MAY 2000 # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | LOAD | T, | 4 = 25°C | ; | SN54L | .V74A | SN74L | .V74A | UNIT | |------------------|------------|------------------------------|------------------------|-----|----------|-------|-------|-------|-------|-------|--------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | 4 | | | C <sub>L</sub> = 15 pF | 80* | 140* | | 70* | 1/5 | 70 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 50 | 90 | | 45 | 751 | 45 | | IVITIZ | | | PRE or CLR | | C. 45 pF | | 6.9* | 12.3* | 1*, | 14.5* | 1 | 14.5 | 20 | | <sup>t</sup> pd | CLK | Q or Q | C <sub>L</sub> = 15 pF | | 7.9* | 11.9* | 150 | 14* | 1 | 14 | ns | | | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | C: 50 pF | | 9.2 | 15.8 | 81 | 18 | 1 | 18 | | | <sup>t</sup> pd | CLK | QUIQ | C <sub>L</sub> = 50 pF | | 10.2 | 15.4 | 2 1 | 17.5 | 1 | 17.5 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 $V \pm 0.5 V$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | LOAD | T, | չ = 25°C | ; | SN54L | V74A | SN74L | V74A | UNIT | |------------------|------------|----------|------------------------|------|----------|------|----------------|------|-------|------|--------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | C <sub>L</sub> = 15 pF | 130* | 180* | | 110* | 1/5 | 110 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 90 | 140 | | 75 | 751 | 75 | | IVITIZ | | | PRE or CLR | Q or Q | C <sub>I</sub> = 15 pF | | 5* | 7.7* | 1*, | 9* | 1 | 9 | | | <sup>t</sup> pd | CLK | Q or Q | CL = 15 pr | | 5.6* | 7.3* | 15 | 8.5* | 1 | 8.5 | ns | | 4 . | PRE or CLR | Q or Q | C 50 pF | | 6.6 | 9.7 | Q <sub>1</sub> | 11 | 1 | 11 | no | | <sup>t</sup> pd | CLK | QorQ | $C_L = 50 pF$ | | 7.2 | 9.3 | Q 1 | 10.5 | 1 | 10.5 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ## noise characteristics, $V_{CC}$ = 3.3 V, $C_L$ = 50 pF, $T_A$ = 25°C (see Note 5) | | PARAMETER | SN | 74LV74 | A | UNIT | |---------------------|-----------------------------------------------|------|--------|------|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | VOL(P) | Quiet output, maximum dynamic VOL | | 0.1 | 0.8 | V | | V <sub>OL</sub> (V) | Quiet output, minimum dynamic V <sub>OL</sub> | | 0 | -0.8 | V | | VOH(V) | Quiet output, minimum dynamic VOH | | 3.2 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | NOTE 5: Characteristics are for surface-mount packages only. ### operating characteristics, T<sub>A</sub> = 25°C | | PARAMETER | TEST COI | NDITIONS | VCC | TYP | UNIT | |------|--------------------------------|---------------|---------------|-------|-----|------| | Card | Power dissipation capacitance | $C_1 = 50 pF$ | f = 10 MHz | 3.3 V | 21 | PΓ | | Cpd | i ower dissipation capacitance | CL = 50 pr, | 1 = 10 101112 | 5 V | 23 | ρı | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 3$ ns, $t_f \leq 3$ ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpHL and tpLH are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated