# 128K × 16 CMOS FLASH MEMORY #### **GENERAL DESCRIPTION** The W49F201 is a 2-megabit, 5-volt only CMOS flash memory organized as $128K \times 16$ bits. The device can be programmed and erased in-system with a standard 5V power supply. A 12-volt VPP is not required. The unique cell architecture of the W49F201 results in fast program/erase operations with extremely low current consumption (compared to other comparable 5-volt flash memory products). The device can also be programmed and erased using standard EPROM programmers. #### **FEATURES** - Single 5-volt operations: - 5-volt Read/Erase/Program - Fast Program operation: - Word-by-Word programming: 50 μS (max.) - Fast Erase operation: 100 mS (typ.) - Fast Read access time: 45/55/70 nS - Endurance: 10K cycles (typ.) - · Ten-year data retention - · Hardware data protection - · Sector configuration - One 8K word boot block with lockout protection - Two 8K word parameter blocks - One 104K word main memory block - Low power consumption - Active current: 25 mA (typ.) - Standby current: 20 μA (typ.) - Automatic program and erase timing with internal VPP generation - End of program or erase detection - Toggle bit - Data polling - · Latched address and data - TTL compatible I/O - JEDEC standard word-wide pinouts - Available packages: 44-pin SOP, 48-pin TSOP Publication Release Date: 1/9/2000 Revision A2 #### **PIN CONFIGURATIONS** #### **BLOCK DIAGRAM** #### **PIN DESCRIPTION** | SYMBOL | PIN NAME | |----------|---------------------| | RESET | Reset | | A0-A16 | Address Inputs | | DQ0-DQ15 | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | Vdd | Power Supply | | Vss | Ground | | NC | No Connection | #### **FUNCTIONAL DESCRIPTION** #### Read Mode The read operation of the W49F201 is controlled by CE and OE, both of which have to be low for the host to obtain data from the outputs. $\overline{\text{CE}}$ is used for device selection. When $\overline{\text{CE}}$ is high, the chip is de-selected and only standby power will be consumed. $\overline{\text{OE}}$ is the output control and is used to gate data to the output pins. The data bus is in high impedance state when either $\overline{\text{CE}}$ or $\overline{\text{OE}}$ is high. Refer to the timing waveforms for further details. #### **Reset Operation** The RESET input pin can be used in some application. When RESET pin is at high state, the device is in normal operation mode. When $\overline{\text{RESET}}$ pin is driven low for at least a period of TRP, it will halts the device and all outputs are at high impedance state. The device also resets the internal state machine to read array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence to assure data integrity. As the high state re-asserted to the $\overline{\text{RESET}}$ pin, the device will return to read or standby mode, it depends on the control signals. The system can read data $T_{\text{RH}}$ after the $\overline{\text{RESET}}$ pin returns to $V_{\text{IH}}$ . The other function for $\overline{\text{RESET}}$ pin is temporary reset the boot block. By applying the 12V to $\overline{\text{RESET}}$ pin, the boot block can be reprogrammed even though the boot block lockout function is enabled. #### **Boot Block Operation** There is one 8K-word boot block in this device, which can be used to store boot code. It is located in the first 8K words of the memory with the address range from 0000(hex) to 1FFF(hex). See Command Codes for Boot Block Lockout Enable for the specific code. Once this feature is set the data for the designated block cannot be erased or programmed (programming lockout); other memory locations can be changed by the regular programming method. There is one condition that the lockout feature can be overrides. Just apply 12V to RESET pin, the lockout feature will temporary be inactivated and the boot block can be erased/programmed. Once the RESET pin returns to TTL level, the lockout feature will be activated again. In order to detect whether the boot block feature is set on the 8K-words block, users can perform software command sequence: enter the product identification mode (see Command Codes for Identification/Boot Block Lockout Detection for specific code), and then read from address "0002 hex". If the output data in DQ0 is "1", the boot block programming lockout feature is activated; if the output data in DQ0 is "0", the lockout feature is inactivated and the block can be erased/programmed. To return to normal operation, perform a three-byte command sequence (or an alternate single-word command) to exit the identification mode. For the specific code, see Command Codes for Identification/Boot Block Lockout Detection. ## **Chip Erase Operation** The chip-erase mode can be initiated by a six-word command sequence. After the command loading cycle, the device enters the internal chip erase mode, which is automatically timed and will be completed in a fast 100 mS (typical). The host system is not required to provide any control or timing during this operation. The entire memory array will be erased to FF(hex). by the chip erase operation if the boot block programming lockout feature is not activated. Once the boot block lockout feature is activated, the chip erase function will erase all the sectors except the 8Kword boot sector. #### Sector Erase Operation Each of the seven sectors, including boot sector if lockout feature is inactivated, can be erased individually by initiating a six-word command sequence. If the lockout feature is activated, data in the Boot Sector (00000h – 01FFFh) will remain unchanged even with the boot-sector (sector-0) erase command is initiated. Sector address is latched on the falling WE edge of the sixth cycle while the 30(hex) data input command is latched at the rising edge of WE. After the command loading cycle, the device enters the internal sector erase mode, which is automatically timed and will be completed in a fast 100 mS (typical). The host system is not required to provide any control or timing during this operation. The device will automatically return to normal read mode after the erase operation completed. Data polling and/or Toggle Bits can be used to detect end of erase cycle. #### **Program Operation** The W49F201 is programmed on a word-by-word basis. Program operation can only change logical data "1" to logical data "0" The erase operation (changed entire data in main memory and/or boot block from "0" to "1" is needed before programming. The program operation is initiated by a 4-word command cycle (see Command Codes for Word Programming). The device will internally enter the program operation immediately after the word-program command is entered. The internal program timer will automatically time-out (50 $\mu$ S max. - TBP) once completed and return to normal read mode. Data polling and/or Toggle Bits can be used to detect end of program cycle. #### **Hardware Data Protection** The integrity of the data stored in the W49F201 is also hardware protected in the following ways: - (1) Noise/Glitch Protection: A WE pulse of less than 15 nS in duration will not initiate a write cycle. - (2) VDD Power Up/Down Detection: The programming operation is inhibited when VDD is less than 2.5V typical. - (3) Write Inhibit Mode: Forcing $\overline{OE}$ low, $\overline{CE}$ high, or $\overline{WE}$ high will inhibit the write operation. This prevents inadvertent writes during power-up or power-down periods. - (4) VDD power-on delay: When VDD has reached its sense level, the device will automatically time-out 5 mS before any write (erase/program) operation. #### Data Polling (DQ7)- Write Status Detection The W49F201 includes a data polling feature to indicate the end of a program or erase cycle. When the W49F201 is in the internal program or erase cycle, any attempt to read DQ7 of the last word loaded will receive the complement of the true data. Once the program or erase cycle is completed, DQ7 will show the true data. Note that DQ7 will show logical "0" during the erase cycle, and become logical "1" or true data when the erase cycle has been completed. #### Toggle Bit (DQ6)- Write Status Detection In addition to data polling, the W49F201 provides another method for determining the end of a program cycle. During the internal program or erase cycle, any consecutive attempts to read DQ6 will produce alternating 0's and 1's. When the program or erase cycle is completed, this toggling between 0's and 1's will stop. The device is then ready for the next operation. #### **Product Identification** The product ID operation outputs the manufacturer code and device code. Programming equipment automatically matches the device with its proper erase and programming algorithms. The manufacturer and device codes can be accessed by software or hardware operation. In the software access mode, a six-word (or JEDEC 3-word) command sequence can be used to access the product ID. A read from address 0000H outputs the manufacturer code, 00DA(hex). A read from address 0001(hex) outputs the device code, 00AE(hex). The product ID operation can be terminated by a three-word command sequence or an alternative one-word command sequence (see Command Definition table). In the hardware access mode, access to the product ID is activated by forcing CE and OE low, $\overline{\text{WE}}$ high, and raising A9 to 12 volts. #### **TABLE OF OPERATING MODES** #### **Operating Mode Selection** $(V_{HH} = 12V \pm 5\%)$ | MODE | PINS | | | | | | |----------------|------|-----|-----|-------|-------------------------------------|---------------------------------| | | CE | ŌE | WE | RESET | ADDRESS | DQ. | | Read | VIL | VIL | ViH | VIH | Ain | Dout | | Erase/Program | VIL | Vih | VIL | VIH | Ain | Din | | Standby | VIH | Χ | Х | VIH | X | High Z | | Erase/Program | Χ | VIL | X | VIH | X | High Z/Dout | | Inhibit | Χ | Χ | ViH | VIH | X | High Z/Dout | | Output Disable | Χ | VIH | X | VIH | X | High Z | | Product ID | VIL | VIL | VIH | VIH | A0 = VIL;<br>A1–A15 = VIL; A9 = VHH | Manufacturer Code<br>00DA (Hex) | | | VIL | VIL | VIH | VIH | A0 = VIH;<br>A1–A15 = VIL; A9 = VHH | Device Code<br>00AE (Hex) | | Reset | Х | Х | Х | VIL | Х | High Z | Publication Release Date: 1/9/2000 Revision A2 #### TABLE OF COMMAND DEFINITION | COMMAND | NO. OF | 1ST CYCLE | 2ND CYCLE | 3RD CYCLE | 4TH CYCLE | 5TH CYCLE | 6TH<br>CYCLE | |------------------------|--------|-------------------------------------|------------|------------|------------------------------------|------------|-------------------------| | DESCRIPTION | Cycles | Addr. Data | Addr. Data | Addr. Data | Addr. Data | Addr. Data | Addr. Data | | Read | 1 | A <sub>IN</sub><br>D <sub>OUT</sub> | | | | | | | Chip Erase | 6 | 5555<br>AA | 2AAA<br>55 | 5555 80 | 5555<br>AA | 2AAA<br>55 | 5555<br>10 | | Sector Erase | 6 | 5555<br>AA | 2AAA<br>55 | 5555 80 | 5555<br>AA | 2AAA<br>55 | SA <sup>(3)</sup><br>30 | | Word Program | 4 | 5555<br>AA | 2AAA<br>55 | 5555<br>A0 | A <sub>IN</sub><br>D <sub>IN</sub> | | | | Boot Block Lockout | 6 | 5555<br>AA | 2AAA<br>55 | 5555 80 | 5555<br>AA | 2AAA<br>55 | 5555<br>40 | | Product ID Entry | 3 | 5555<br>AA | 2AAA<br>55 | 5555 90 | | | | | Product ID Exit (1)(2) | 3 | 5555<br>AA | 2AAA<br>55 | 5555 F0 | | | | | Product ID Exit (1)(2) | 1 | XXXX F0 | | | | | | #### Notes: - 1. Address Format: A14–A0 (Hex); Data Format: DQ15–DQ8 (Don't Care); DQ7-DQ0 (Hex) - 2. Either one of the two Product ID Exit commands can be used. - 3. SA: Sector Address, A16 A12 address bits will select any single sector of the 7 available sectors. - A16 A12 = 0000X, Address Range: 00000h 01FFFh for 8Kword Boot Block (Sector-0) - A16 A12 = 0001X, Address Range: 02000h 03FFFh for 8Kword Parameter Block1 (Sector-1) - A16 A12 = 0010X, Address Range: 04000h 05FFFh for 8Kword Parameter Block2 (Sector-2) - A16 A12 = XX11X, Address Range: 06000h 1FFFFh for 104Kword Main Memory Block (Sector-3) X = Don't Care # **Command Codes for Word Program** | WORD SEQUENCE | ADDRESS | DATA | | |---------------|------------------------------------|------|--| | 0 Write | 5555H | AAH | | | 1 Write | 2AAAH | 55H | | | 2 Write | 5555H | АОН | | | 3 Write | Programmed-address Programmed-data | | | | | Pause 50 μS | | | ## **Word Program Flow Chart** Notes for software program code: Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0 (Hex) Address Format: A14-A0 (Hex) To assert the read command during the 4-word command sequence will abort programming procedure. <sup>\*</sup>It is not allowed to assert read command during the 4-word command sequence(program). ## **Command Codes for Chip Erase** | BYTE SEQUENCE | ADDRESS | DATA | | | |---------------|--------------|------|--|--| | 1 Write | 5555H | ААН | | | | 2 Write | 2AAAH | 55H | | | | 3 Write | 5555H | 80H | | | | 4 Write | 5555H | AAH | | | | 5 Write | 2AAAH | 55H | | | | 6 Write | 5555H | 10H | | | | | Pause 200 mS | | | | # **Chip Erase Acquisition Flow** Notes for chip erase: Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0 (Hex) Address Format: A14-A0 (Hex) #### **Command Codes for Sector Erase** | BYTE SEQUENCE | ADDRESS | DATA | | | |---------------|--------------|------|--|--| | 1 Write | 5555H | AAH | | | | 2 Write | 2AAAH | 55H | | | | 3 Write | 5555H | 80H | | | | 4 Write | 5555H | AAH | | | | 5 Write | 2AAAH | 55H | | | | 6 Write | SA* | 30H | | | | | Pause 200 mS | | | | # **Sector Erase Acquisition Flow** Notes for chip erase: Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0 (Hex) Address Format: A14-A0 (Hex) SA: Sector Address, A16-A12 address bits will select any single sector of the 4 sectors. ## **Command Codes for Product Identification and Boot Block Lockout Detection** | BYTE<br>SEQUENCE | ALTERNATE PRODUCT (6) IDENTIFICATION/BOOT BLOCK LOCKOUT DETECTION ENTRY | | IDENTIFICATION/BOO | E PRODUCT<br>OT BLOCK LOCKOUT<br>ON EXIT (7) | |------------------|-------------------------------------------------------------------------|----|--------------------|----------------------------------------------| | | ADDRESS DATA | | ADDRESS | DATA | | 1 Write | 5555 | AA | 5555H | AAH | | 2 Write | 2AAA | 55 | 2AAAH | 55H | | 3 Write | 5555 90 | | 5555H F0H | | | | Pause 10 μS | | Pause 10 μS | | #### Software Product Identification and Boot Block Lockout Detection Acquisition Flow Notes for software product identification/boot block lockout detection: - (1) Data Format: DQ15-DQ8 (Don't Care), DQ7-DQ0 (Hex); Address Format: A14-A0 (Hex) - (2) A1–A16 = VIL; manufacture code is read for A0 = VIL; device code is read for A0 = VIH. - (3) The device does not remain in identification and boot block lockout detection mode if power down. - (4) If the output data in DQ0 = 1, the boot block programming lockout feature is activated; if the output data in DQ0 = 0, the lockout feature is inactivated and the block can be programmed. - (5) The device returns to standard operation mode. - (6) Optional 1-write cycle (write F0 hex at XXXX address) can be used to exit the product identification/boot block lockout detection. #### **Command Codes for Boot Block Lockout Enable** | BYTE SEQUENCE | BOOT BLOCK LOCKOUT FEATURE SET | | | | |---------------|--------------------------------|------|--|--| | | ADDRESS | DATA | | | | 1 Write | 5555H | AAH | | | | 2 Write | 2AAAH | 55H | | | | 3 Write | 5555H | 80H | | | | 4 Write | 5555H | AAH | | | | 5 Write | 2AAAH | 55H | | | | 6 Write | 5555H | 40H | | | | | Pause 200 mS | | | | # **Boot Block Lockout Enable Acquisition Flow** #### **Boot Block Lockout Feature Set Flow** Notes for boot block lockout enable: Data Format: DQ15-DQ8 Don't Care), DQ7-DQ0 (Hex) Address Format: A14-A0 (Hex) #### DC CHARACTERISTICS ## **Absolute Maximum Ratings** | PARAMETER | RATING | UNIT | |--------------------------------------------------------------------|------------------|------| | Power Supply Voltage to Vss Potential | -0.5 to +7.0 | ٧ | | Operating Temperature | 0 to +70 | °C | | Storage Temperature | -65 to +150 | °C | | D.C. Voltage on Any Pin to Ground Potential except $\overline{OE}$ | -0.5 to VDD +1.0 | V | | Transient Voltage (<20 nS ) on Any Pin to Ground Potential | -1.0 to VDD +1.0 | V | | Voltage on OE Pin to Ground Potential | -0.5 to 12.5 | V | Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. ## **DC Operating Characteristics** (VDD = 5.0V $\pm$ 10%, Vss = 0V, Ta = 0 to 70° C) | PARAMETER | SYM. | TEST CONDITIONS | | LIMITS | | UNIT | |----------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|------|--------|----------|------| | | | | MIN. | TYP. | MAX. | | | Power Supply<br>Current | Icc | $\overline{CE} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ , all DQs open<br>Address inputs = $V_{IL}/V_{IH}$ , at f = 5 MHz | - | 25 | 50 | mA | | Standby VDD<br>Current (TTL input) | ISB1 | CE = VIH, all DQs open Other inputs = VIL/VIH | - | 2 | 3 | mA | | Standby VDD<br>Current<br>(CMOS input) | ISB2 | CE = VDD -0.3V, all DQs open<br>Other inputs = VDD -0.3V/ Vss | - | 20 | 100 | μΑ | | Input Leakage<br>Current | lLi | VIN = Vss to VDD | - | - | 10 | μА | | Output Leakage<br>Current | llo | VOUT = Vss to VDD | - | - | 10 | μА | | Input Low Voltage | VIL | - | -0.3 | - | 0.8 | V | | Input High Voltage | VIH | - | 2.0 | - | VDD +0.5 | V | | Output Low Voltage | Vol | IOL = 2.1 mA | - | - | 0.45 | V | | Output High Voltage | Vон | IOH = -0.4 mA | 2.4 | - | - | V | ## **Power-up Timing** | PARAMETER | SYMBOL | TYPICAL | UNIT | |-----------------------------|------------|---------|------| | Power-up to Read Operation | Tpu. READ | 100 | μS | | Power-up to Write Operation | TPU. WRITE | 5 | mS | #### **CAPACITANCE** $(V_{DD} = 5.0V, T_A = 25^{\circ} C, f = 1 MHz)$ | PARAMETER | SYMBOL | CONDITIONS | MAX. | UNIT | |---------------------|--------|------------|------|------| | I/O Pin Capacitance | CI/O | VI/O = 0V | 12 | pf | | Input Capacitance | CIN | VIN = 0V | 6 | pf | ## **AC CHARACTERISTICS** ## **AC Test Conditions** | PARAMETER | CONDITIONS | |---------------------------|---------------------------| | Input Pulse Levels | 0V to 3.0V | | Input Rise/Fall Time | < 5 nS | | Input/Output Timing Level | 1.5V/1.5V | | Output Load | 1 TTL Gate and CL = 30 pF | ## **AC Test Load and Waveform** AC Characteristics, continued ## **Read Cycle Timing Parameters** (VDD = 5.0V $\pm 10$ %, Vss = 0V, Ta = 0 to 70° C) | PARAMETER | SYM. | W49F201-45 | | W49F201-55 | | W49F201-70 | | UNIT | |------------------------------------|------|------------|------|------------|------|------------|------|------| | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Read Cycle Time | Trc | 45 | - | 55 | - | 70 | - | nS | | Chip Enable Access Time | TCE | - | 45 | - | 55 | - | 70 | nS | | Address Access Time | TAA | - | 45 | - | 55 | - | 70 | nS | | Output Enable Access Time | TOE | - | 25 | - | 30 | - | 35 | nS | | CE Low to Active Output | Tclz | 0 | - | 0 | - | 0 | - | nS | | OE Low to Active Output | Tolz | 0 | - | 0 | - | 0 | - | nS | | CE High to High-Z Output | Тснz | - | 25 | - | 25 | - | 25 | nS | | OE High to High-Z Output | Тонz | - | 25 | - | 25 | - | 25 | nS | | Output Hold from Address<br>Change | Тон | 0 | - | 0 | - | 0 | - | nS | Note: The parameter of TCLZ, TOLZ, TCHZ, TOHZ are characterized only and is not 100% tested. # **Write Cycle Timing Parameters** | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |-----------------------|--------|------|------|------|------| | Address Setup Time | Tas | 0 | - | - | nS | | Address Hold Time | Тан | 50 | - | - | nS | | WE and CE Setup Time | Tcs | 0 | - | - | nS | | WE and CE Hold Time | Тсн | 0 | - | - | nS | | OE High Setup Time | Toes | 0 | - | - | nS | | OE High Hold Time | Тоен | 0 | - | - | nS | | CE Pulse Width | Тср | 70 | - | - | nS | | WE Pulse Width | Twp | 70 | - | - | nS | | WE High Width | TWPH | 100 | - | - | nS | | Data Setup Time | Tos | 50 | - | - | nS | | Data Hold Time | Тон | 10 | - | - | nS | | Word programming Time | Твс | - | 35 | 50 | μS | | Erase Cycle Time | TEC | - | 100 | 200 | mS | Note: All AC timing signals observe the following guidelines for determining setup and hold times: (a) High level signal's reference level is $V_{\rm IH}$ and (b) low level signal's reference level is $V_{\rm IL}$ . AC Characteristics, continued # **Data Polling and Toggle Bit Timing Parameters** | PARAMETER | SYM. | W49F201-45 | | W49F201-55 | | W49F201-70 | | UNIT | |---------------------------------------|-------|------------|------|------------|------|------------|------|------| | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | OE to Data Polling Output Delay | ТОЕР | - | 25 | - | 30 | ı | 35 | nS | | CE to Data Polling Output Delay | ТСЕР | - | 45 | - | 55 | ı | 70 | nS | | WE High to OE Low for Data<br>Polling | ТОЕНР | 100 | - | 100 | - | 100 | - | nS | | OE to Toggle Bit Output Delay | TOET | - | 25 | - | 30 | - | 35 | nS | | CE to Toggle Bit Output Delay | Тсет | - | 45 | - | 55 | - | 70 | nS | | WE High to OE Low for Toggle Bit | Тоент | 100 | - | 100 | - | 100 | - | nS | # **Hardware Reset Timing Parameters** | PARAMETER | SYM. | MIN. | MAX. | UNIT | |--------------------------------|------|------|------|------| | RESET Pulse Width | TRP | 500 | - | nS | | RESET High Time Before Read(1) | TRH | 50 | - | nS | Note: 1. The parameters are characterized only and is not 100% tested. # **TIMING WAVEFORMS** # **Read Cycle Timing Diagram** # **WE** Controlled Command Write Cycle Timing Diagram Timing Waveforms, continued # **CE** Controlled Command Write Cycle Timing Diagram # **Program Cycle Timing Diagram** Timing Waveforms, continued # **DATA** Polling Timing Diagram # **Toggle Bit Timing Diagram** Timing Waveforms, continued ## **Boot Block Lockout Enable Timing Diagram** ## **Chip Erase Timing Diagram** Timing Waveforms, continued # **Sector Erase Timing Diagram** # **Reset Timing Diagram** ## **ORDERING INFORMATION** | PART NO. | ACCESS<br>TIME<br>(nS) | POWER<br>SUPPLY<br>CURRENT<br>MAX. | STANDBY<br>VDD<br>CURRENT<br>MAX. | PACKAGE | CYCLE | |-------------|------------------------|------------------------------------|-----------------------------------|-----------------------------|-------| | | | (mA) | (μΑ) | | | | W49F201S-45 | 45 | 50 | 100 (CMOS) | 44-pin SOP | 10K | | W49F201S-55 | 55 | 50 | 100 (CMOS) | 44-pin SOP | 10K | | W49F201S-70 | 70 | 50 | 100 (CMOS) | 44-pin SOP | 10K | | W49F201T-45 | 45 | 50 | 100 (CMOS) | 48-pin TSOP (12 mm × 20 mm) | 10K | | W49F201T-55 | 55 | 50 | 100 (CMOS) | 48-pin TSOP (12 mm × 20 mm) | 10K | | W49F201T-70 | 70 | 50 | 100 (CMOS) | 48-pin TSOP (12 mm × 20 mm) | 10K | #### Notes: - 1. Winbond reserves the right to make changes to its products without prior notice. - 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure. #### **PACKAGE DIMENSIONS** ## 48-pin TSOP (12 mm × 20 mm) ## 44-pin SOP #### **VERSION HISTORY** | VERSION | DATE | PAGE | DESCRIPTION | |---------|-----------|--------------------------|------------------------------------------------| | A1 | Jun. 1999 | - | Renamed from W29F201C | | A2 | 1/9/2000 | 1 | Change Fast Erase Operation from 60mS to 100mS | | | | 1, 2, 4, 6, 9,<br>14, 20 | Modify Sector Configuration description | | | | 14, 15 | Modify Output Enable Access Time | | | | 1, 14, 15, 22 | Add 70nS bin | | | | 1, 22 | Delete Endurance 1K cycles | #### **Headquarters** No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-579066 FAX: 886-3-5792766 http://www.wiphond.com.tw/ http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006 #### **Taipei Office** 11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502 Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd; Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Note: All data and specifications are subject to change withou t notice.