

# 128K × 16 CMOS FLASH MEMORY WITH SYNCHRONOUS BURST READ

#### GENERAL DESCRIPTION

The W49S201 is a 2-megabit, 5-volt only CMOS flash memory organized as  $128K \times 16$  bits. The W49S201 supports both asynchronous & high performance synchronous burst read modes. The device can be programmed and erased in-system with a standard 5V power supply. A 12-volt VPP is not required. The unique cell architecture of the W49S201 results in fast program/erase operations with extremely low current consumption (compared to other comparable 5-volt flash memory products). The device can also be programmed and erased using standard EPROM programmers.

#### **FEATURES**

- Single 5-volt operations:
  - 5-volt Read
  - 5-volt Erase
  - 5-volt Program
- · Fast Program operation:
  - Word-by-Word programming: 50 μS (max.)
- Fast Erase operation: 100 mS (typ.)
- Fast Synchronous Burst Read access time: 15/17 nS (typ.)
- High performance synchronous burst read mode up to 50 MHz Clock Frequency
- Support Linear Burst Mode Read with Wrap-Around Feature.
- · No Burst Length Limitation.
- Fast Asynchronous Random Read access time: 55/70 nS
- Endurance: 10K/100K cycles (Typical.)
- · Twenty-year data retention
- Hardware data protection

- Sector configuration
  - One 8K words boot block with lockout protection
  - Two 8K words parameter blocks
  - One 104K words (208K bytes) Main Memory Array Blocks
- · Low power consumption
  - Active current: 35 mA (typ.)
  - Standby current: 20 μA (typ.)
- Automatic program and erase timing with internal VPP generation
- End of program or erase detection
  - Toggle bit
  - Data polling
- · Latched address and data
- TTL compatible I/O
- JEDEC standard word-wide pinouts
- Packaged in 48-pin TSOP



### **PIN CONFIGURATIONS**



### **BLOCK DIAGRAM**



### **PIN DESCRIPTION**

| SYMBOL   | PIN NAME                 |
|----------|--------------------------|
| RESET    | Reset                    |
| A0-A16   | Address Inputs           |
| DQ0-DQ15 | Data Inputs/Outputs      |
| CE       | Chip Enable              |
| ŌĒ       | Output Enable            |
| WE       | Write Enable             |
| ADV      | Address Valid            |
| CLK      | Clock                    |
| MODE     | Synch/Asynch Mode Select |
| Vdd      | Power Supply             |
| GND      | Ground                   |
| NC       | No Connection            |



#### FUNCTIONAL DESCRIPTION

#### Synchronous Burst & Asynchronous Read Mode Features

The Winbond's W49S201 Flash device requires 3 additional control pins for synchronous burst read operations: Synchronous/Asynchronous Read Mode Select (MODE), Address Valid (ADV), and Clock (CLK). This synchronous read mode feature allows W49S201 to be interfaced easily to a wide range of DSP, microprocessors, micro-controllers for higher performance read operations. All these 3 pins are only activated internally when chip is selected (CE = VIL). The MODE input pin is used to select either synchronous or asynchronous read mode for the memory read operations. If MODE is held low, the synchronous burst read mode is selected for the read operation, and if MODE is held high then asynchronous read mode is selected for all read operations (the ADV and CLK are ignored by the Flash internally). The ADV input pin is used when the chip is selected in the synchronous read mode (CE = VIL and MODE = VIL) to load the initial random address into the Flash at the rising edge of the clock when ADV = VIL, and to increment the internal address counter at the rising edge of the clock when ADV = VIH. The CLK input pin can be tied to the system clock to provide the fundamental timing and array synchronous burst read operating frequency. Both ADV and CLK inputs are only enabled when chip is selected to operate in the synchronous burst read mode (CE = VIL and MODE = VIL). The MODE input pin is internally pulled high for applications which does not require the synchronous burst read operations, hence allowing these additional 3 pins to be considered as the No Connect (NC) pins. However, Winbond recommends that these 3 pins be driven at known logic level externally if possible. The states of these 3 additional pins are ignored during all write operations.

#### **Asynchronous Random Read Mode**

The asynchronous read operation of the W49S201 is controlled by CE and OE, both of which have to be low for the host to obtain data from the outputs.  $\overline{CE}$  is used for device selection. When  $\overline{CE}$  is high, the chip is de-selected and only standby power will be consumed.  $\overline{OE}$  is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either  $\overline{CE}$  or  $\overline{OE}$  is high. Refer to the timing waveforms for further details.

#### **Synchronous Burst Read Mode**

Beside being asynchronously controlled by CE and OE pins similarly as in the asynchronous read operations, the selected W49S201 Flash device when used in synchronous burst read operation  $\overline{\text{MODE}} = \text{VIL}$ ) requires the host to provide the initial random burst address by driving the  $\overline{\text{ADV}}$  pin low at the rising edge of the clock (CLK) to latch the initial burst random address into the Flash device. Initial output data (at DQ pins) become available 2 clock cycles (or 3 clock cycles depending on starting address, refer to the timing waveforms for further details). By driving the  $\overline{\text{ADV}}$  pin high at the rising edge of the clock enables the W49S201 device to read data from the next binary incremental address (linear burst mode). Sequential output data becomes available Tkqv (15/17) nS of burst access time after the rising edge of the clock (always 2 CLK periods after the address increment started, i.e.,  $\overline{\text{ADV}}$  pin went high). There is no burst length limitation for the W49S201 device architecture, hence allowing the host to sequentially read out the entire memory



data (128K words) with just one burst read operation. The W49S201 also supports full memory array linear wrap-around mode. The W49S201Q-15/17 can be used to operate at a system clock frequency as high as 50/40 MHz with only 3 initial wait-states (3-1-1-1) required for the initial random access depending on the host performance and capability on the starting & ending burst address selection. Refer to the timing waveforms for further details.

#### **Reset Operation**

The RESET input pin can be used in some application. When RESET pin is at high state, the device is in normal operation mode. When RESET pin is driven low for at least a period of TRP, it will halts the device and all outputs are at high impedance state. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to assure data integrity. As the high state reasserted to the RESET pin, the device will return to read or standby mode, it depends on the control signals. The system can read data TRH after the RESET pin returns to VIH. The other function for RESET pin is temporary reset the boot block. By applying the 12V to RESET pin, the boot block can be reprogrammed even though the boot block lockout function is enabled.

#### **Boot Block Operation**

There is one 8K-word boot block in this device, which can be used to store boot code. It is located in the first 8K words of the memory with the address range from 0000(hex) to 1FFF(hex).

See Command Codes for Boot Block Lockout Enable for the specific code. Once this feature is set the data for the designated block cannot be erased or programmed (programming lockout); other memory locations can be changed by the regular programming method. Once the boot block programming lockout feature is activated, the chip erase function will be disable.

There is one condition that the lockout feature can be overrides. Just apply 12V to RESET pin, the lockout feature will temporary be inactivated and the block can be erased/programmed. Once the RESET pin returns to TTL level, the lockout feature will be activated again.

In order to detect whether the boot block feature is set on the 8K-words block, users can perform software command sequence: enter the product identification mode (see Command Codes for Identification/Boot Block Lockout Detection for specific code), and then read from address "0002 hex". If the output data in DQ0 is "1", the boot block programming lockout feature is activated; if the output data in DQ0 is "0", the lockout feature is inactivated and the block can be erased or programmed.

To return to normal operation, perform a three-byte command sequence (or an alternate single-word command) to exit the identification mode. For the specific code, see Command Codes for Identification/Boot Block Lockout Detection.

#### **Chip Erase Operation**

The chip-erase mode can be initiated by a six-word command sequence. After the command loading cycle, the device enters the internal chip erase mode, which is automatically timed and will be completed in a fast 100 mS (typical). The host system is not required to provide any control or timing during this operation. The entire memory array will be erased to FF(hex) by the chip erase operation if the boot block programming lockout feature is not activated. Once the boot block lockout feature is activated, the chip erase function will only erase the main memory block and the 2 parameter blocks, data in the boot block remains unchanged. The device will automatically return to normal read mode



after the erase operation completed. Data polling and/or Toggle Bits can be used to detect end of erase cycle.

#### **Sector Erase Operation**

The three sectors, main memory and two parameters blocks, can be erased individually by initiating a six-word command sequence. Sector address is latched on the falling WE edge of the sixth cycle while the 30(hex) data input command is latched at the rising edge of WE. After the command loading cycle, the device enters the internal sector erase mode, which is automatically timed and will be completed in a fast 100 mS (typical). The host system is not required to provide any control or timing during this operation. The device will automatically return to normal read mode after the erase operation completed. Data polling and/or Toggle Bits can be used to detect end of erase cycle.

When the boot block lockout feature is inactivated, the boot block and the main memory block will be erased together. Once the boot block is locked, only the main memory block will be erased by the execution of sector erase operation.

#### **Program Operation**

The W49S201 is programmed on a word-by-word basis. Program operation can only change logical data "1" to logical data "0" The erase operation (changed entire data in main memory and/or boot block from "0" to "1" is needed before programming.

The program operation is initiated by a 4-word command cycle (see Command Codes for Word Programming). The device will internally enter the program operation immediately after the word-program command is entered. The internal program timer will automatically time-out (50  $\mu$ S max. - TBP) once completed and return to normal read mode. Data polling and/or Toggle Bits can be used to detect end of program cycle.

#### **Hardware Data Protection**

The integrity of the data stored in the W49S201 is also hardware protected in the following ways:

- (1) Noise/Glitch Protection: A WE pulse of less than 15 nS in duration will not initiate a write cycle.
- (2) VDD Power Up/Down Detection: The programming operation is inhibited when VDD is less than 2.5V typical.
- (3) Write Inhibit Mode: Forcing OE low, CE high, or WE high will inhibit the write operation. This prevents inadvertent writes during power-up or power-down periods.
- (4) VDD power-on delay: When VDD has reached its sense level, the device will automatically time-out 5 mS before any write (erase/program) operation.

#### Data Polling (DQ7)- Write Status Detection

The W49S201 includes a data polling feature to indicate the end of a program or erase cycle. When the W49S201 is in the internal program or erase cycle, any attempt to read DQ7 of the last word loaded will receive the complement of the true data. Once the program or erase cycle is completed, DQ7 will show the true data. Note that DQ7 will show logical "0" during the erase cycle, and become logical "1" or true data when the erase cycle has been completed. Note that is for asynchronous read mode only ( $\overline{\text{MODE}} = \text{VIH}$ ).



### Toggle Bit (DQ6)- Write Status Detection

In addition to data polling, the W49S201 provides another method for determining the end of a program cycle. During the internal program or erase cycle, any consecutive attempts to read DQ $_{\rm e}$  will produce alternating 0's and 1's. When the program or erase cycle is completed, this toggling between 0's and 1's will stop. The device is then ready for the next operation. Note that is for asynchronous read mode only ( $\overline{\rm MODE} = \rm VIH$ ).

#### **Product Identification**

The product ID operation outputs the manufacturer code and device code. Programming equipment automatically matches the device with its proper erase and programming algorithms.

The manufacturer and device codes can be accessed by software or hardware operation. In the software access mode, a six-word (or JEDEC 3-word) command sequence can be used to access the product ID. A read from address 0000H outputs the manufacturer code, 00DA(hex). A read from address 0001(hex) outputs the device code, 0FAE(hex) if  $\overline{\text{MODE}} = \text{VIL}$ , or 00AE(hex) if  $\overline{\text{MODE}} = \text{VIH}$ .

The product ID operation can be terminated by a three-word command sequence or an alternative one-word command sequence (see Command Definition table).

In the hardware access mode, access to the product ID is activated by forcing  $\overline{CE}$  and  $\overline{OE}$  low,  $\overline{WE}$  high, and raising A9 to 12 volts.

#### **Absolute Maximum Ratings**

| PARAMETER                                                  | RATING           | UNIT |
|------------------------------------------------------------|------------------|------|
| Power Supply Voltage to Vss Potential                      | -0.5 to +7.0     | V    |
| Operating Temperature                                      | 0 to +70         | °C   |
| Storage Temperature                                        | -65 to +150      | °C   |
| D.C. Voltage on Any Pin to Ground Potential except A9      | -0.5 to VDD +1.0 | V    |
| Transient Voltage (<20 nS ) on Any Pin to Ground Potential | -1.0 to VDD +1.0 | V    |
| Voltage on A9 Pin to Ground Potential                      | -0.5 to 12.5     | V    |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. The above ratings are for maximum stress ratings only, functional operation under these conditions or at any other condition beyond those indicated in the operational sections of this datasheet is not implied.

#### **TABLE OF OPERATING MODES**

#### **Operating Mode Selection**

 $(VHH = 12V \pm 0.5V)$ 

| MODE                            |     | PINS |     |       |      |     |            |         |             |
|---------------------------------|-----|------|-----|-------|------|-----|------------|---------|-------------|
|                                 | CE  | ŌE   | WE  | RESET | MODE | ADV | CLK        | ADDRESS | DQ.         |
| Latch Burst<br>Address          | VIL | Х    | ViH | VIH   | VIL  | VIL | <b></b>    | Ain     | High Z/Dout |
| Burst Address<br>Increment Read | VIL | VIL  | VIH | VIH   | VIL  | VIH | $\uparrow$ | Х       | Dout        |



Operating Mode Selection, continued

| MODE           |     | PINS |     |       |      |     |     |                                        |                                             |
|----------------|-----|------|-----|-------|------|-----|-----|----------------------------------------|---------------------------------------------|
|                | CE  | ŌE   | WE  | RESET | MODE | ADV | CLK | ADDRESS                                | DQ.                                         |
| Read (Asynch.) | VIL | VIL  | VIH | ViH   | VIH  | Х   | Х   | Ain                                    | Dout                                        |
| Erase/Program  | VIL | VIH  | VIL | VIH   | Х    | Χ   | Х   | Ain                                    | Din                                         |
| Standby        | ViH | Х    | Х   | ViH   | Х    | Х   | Х   | Х                                      | High Z                                      |
| Erase/Program  | Х   | VIL  | Х   | ViH   | Х    | Х   | Х   | Х                                      | High Z/Dout                                 |
| Inhibit        | Х   | Χ    | VIH | VIH   | Χ    | Χ   | Х   | Х                                      | High Z/Dout                                 |
| Output Disable | Х   | ViH  | Х   | ViH   | Х    | Х   | Х   | Х                                      | High Z                                      |
| Product ID     | VIL | VIL  | VIH | ViH   | Х    | Х   | Х   | A0 = VIL;<br>A1-A15 = VIL;<br>A9 = VHH | Manufacturer Code<br>00DA (Hex)             |
|                | VIL | VIL  | VIH | ViH   | VIL  | Х   | Х   | A0 = VIH;<br>A1-A15 = VIL;<br>A9 = VHH | Device Code<br>0FAE (Hex)<br>(Synch. Mode)  |
|                | VIL | VIL  | VIH | ViH   | VIH  | Х   | Х   | A0 = VIH;<br>A1-A15 = VIL;<br>A9 = VHH | Device Code<br>00AE (Hex)<br>(Asynch. Mode) |
| Reset          | Х   | Х    | Χ   | VIL   | Х    | Χ   | Х   | X                                      | High Z                                      |

### **TABLE OF COMMAND DEFINITION**

| COMMAND             | NO. OF | 1ST CYCLE                        | 2ND CYCLE  | 3RD CYCLE  | 4TH CYCLE                       | 5TH CYCLE  | 6TH CYCLE  |
|---------------------|--------|----------------------------------|------------|------------|---------------------------------|------------|------------|
| DESCRIPTION         | Cycles | Addr. Data                       | Addr. Data | Addr. Data | Addr. Data                      | Addr. Data | Addr. Data |
| Read                | 1      | A <sub>IN</sub> D <sub>OUT</sub> |            |            |                                 |            |            |
| Chip Erase          | 6      | 5555 AA                          | 2AAA 55    | 5555 80    | 5555 AA                         | 2AAA 55    | 5555 10    |
| Main Memory Erase   | 6      | 5555 AA                          | 2AAA 55    | 5555 80    | 5555 AA                         | 2AAA 55    | SA 30      |
| Word Program        | 4      | 5555 AA                          | 2AAA 55    | 5555 A0    | A <sub>IN</sub> D <sub>IN</sub> |            |            |
| Boot Block Lockout  | 6      | 5555 AA                          | 2AAA 55    | 5555 80    | 5555 AA                         | 2AAA 55    | 5555 40    |
| Product ID Entry    | 3      | 5555 AA                          | 2AAA 55    | 5555 90    |                                 |            |            |
| Product ID Exit (1) | 3      | 5555 AA                          | 2AAA 55    | 5555 F0    |                                 |            |            |
| Product ID Exit (1) | 1      | XXXX F0                          |            |            |                                 |            |            |

#### Notes:

- 1. Address Format: A14-A0 (Hex); Data Format: DQ15-DQ8 (Don't Care); DQ7-DQ0 (Hex)
- 2. Either one of the two Product ID Exit commands can be used.
- 3. SA: Sector Address
  - SA = 03XXXh for Parameter Block1
  - SA = 05XXXh for Parameter Block2
  - SA = 1FXXXh
    - for Main Memory Block when Boot Block lockout feature is activated
    - for both Boot Block and Main Memory Block when Boot Block lockout feature is inactivated

Publication Release Date: June 1999 Revision A1



# **Command Codes for Word Program**

| WORD SEQUENCE | ADDRESS            | DATA            |  |  |  |
|---------------|--------------------|-----------------|--|--|--|
| 0 Write       | 5555H              | AAH             |  |  |  |
| 1 Write       | 2AAAH              | 55H             |  |  |  |
| 2 Write       | 5555H              | A0H             |  |  |  |
| 3 Write       | Programmed-address | Programmed-data |  |  |  |
|               | Pause TBP          |                 |  |  |  |

## **Word Program Flow Chart**



Notes for software program code:

Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0(Hex)

Address Format: A14-A0 (Hex)



### **Command Codes for Chip Erase**

| BYTE SEQUENCE | ADDRESS   | DATA |  |  |  |
|---------------|-----------|------|--|--|--|
| 1 Write       | 5555H     | ААН  |  |  |  |
| 2 Write       | 2AAAH     | 55H  |  |  |  |
| 3 Write       | 5555H     | 80H  |  |  |  |
| 4 Write       | 5555H     | ААН  |  |  |  |
| 5 Write       | 2AAAH     | 55H  |  |  |  |
| 6 Write       | 5555H     | 10H  |  |  |  |
|               | Pause TEC |      |  |  |  |

## **Chip Erase Acquisition Flow**



Notes for chip erase:

Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0 (Hex)

Address Format: A14-A0 (Hex)



#### **Command Codes for Sector Erase**

| BYTE SEQUENCE | ADDRESS   | DATA |  |  |  |
|---------------|-----------|------|--|--|--|
| 1 Write       | 5555H     | AAH  |  |  |  |
| 2 Write       | 2AAAH     | 55H  |  |  |  |
| 3 Write       | 5555H     | 80H  |  |  |  |
| 4 Write       | 5555H     | AAH  |  |  |  |
| 5 Write       | 2AAAH     | 55H  |  |  |  |
| 6 Write       | SA*       | 30H  |  |  |  |
|               | Pause TEC |      |  |  |  |

## **Sector Erase Acquisition Flow**



Notes for chip erase:

Data Format: DQ15-DQ8: Don't Care; DQ7-DQ0 (Hex)

Address Format: A14–A0 (Hex) SA = 03XXX for parameter block1 SA = 05XXX for parameter block2

SA = 1FXXX

- for Main Memory Block when Boot Block lockout feature is activated
- for both Boot Block and Main Memory Block when Boot Block lockout feature is inactivated



#### Command Codes for Product Identification and Boot Block Lockout Detection

| BYTE<br>SEQUENCE |         | PRODUCT (6)<br>N/BOOT BLOCK<br>ECTION ENTRY | SOFTWARE IDENTIFICATION/BOO DETECTION | OT BLOCK LOCKOUT |
|------------------|---------|---------------------------------------------|---------------------------------------|------------------|
|                  | ADDRESS | ADDRESS DATA                                |                                       | DATA             |
| 1 Write          | 5555    | AA                                          | 5555H                                 | AAH              |
| 2 Write          | 2AAA    | 55                                          | 2AAAH                                 | 55H              |
| 3 Write          | 5555    | 90                                          | 5555H                                 | F0H              |
|                  | Pause   | 10 μS                                       | Pause                                 | ±10 μS           |

### Software Product Identification and Boot Block Lockout Detection Acquisition Flow



Notes for software product identification/boot block lockout detection:

- (1) Data Format: DQ15-DQ8 (Don't Care), DQ7-DQ0 (Hex); Address Format: A14-A0 (Hex)
- (2) A1-A16 = VIL; manufacture code is read for A0 = VIL; device code is read for A0 = VIH.
- (3) The device does not remain in identification and boot block lockout detection mode if power down.
- (4) If the output data in DQ0 = 1, the boot block programming lockout feature is activated; if the output data in DQ0 = 0, the lockout feature is inactivated and the block can be programmed.
- (5) The device returns to standard operation mode.
- (6) Optional 1-write cycle (write F0 hex at XXXX address) can be used to exit the product identification/boot block lockout detection.



#### **Command Codes for Boot Block Lockout Enable**

| BYTE SEQUENCE | BOOT BLOCK LOCK       | OUT FEATURE SET |  |  |  |
|---------------|-----------------------|-----------------|--|--|--|
|               | ADDRESS               | DATA            |  |  |  |
| 1 Write       | 5555H                 | AAH             |  |  |  |
| 2 Write       | 2AAAH                 | 55H             |  |  |  |
| 3 Write       | 5555H                 | 80H             |  |  |  |
| 4 Write       | 5555H                 | AAH             |  |  |  |
| 5 Write       | 2AAAH                 | 55H             |  |  |  |
| 6 Write       | 5555H                 | 40H             |  |  |  |
|               | Pause T <sub>EC</sub> |                 |  |  |  |

## **Boot Block Lockout Enable Acquisition Flow**

#### **Boot Block Lockout Feature Set Flow**



Notes for boot block lockout enable: Data Format: DQ15-DQ8 Don't Care), DQ7-DQ0 (Hex) Address Format: A14-A0 (Hex)



## **DC CHARACTERISTICS**

## **DC Operating Characteristics**

(VDD = 5.0V  $\pm 10\%$ , Vss = 0V, Ta = 0 to 70° C)

| PARAMETER                       | SYM.              | TEST CONDITIONS                                                                                  |      | LIMI | TS       | UNIT |
|---------------------------------|-------------------|--------------------------------------------------------------------------------------------------|------|------|----------|------|
|                                 |                   |                                                                                                  | MIN. | TYP. | MAX.     |      |
| VDD Asynch. Read<br>Current     | ICCR1             | CE = OE = VIL, WE = VIH, MODE = VIH, all DQs open, CLK & ADV =                                   | -    | 35   | 75       | mA   |
|                                 |                   | VIL/VIH, Address Inputs = VIL/VIH at f = 5 MHz                                                   |      |      |          |      |
| VDD Synch Burst                 | ICCR2             | CE = OE = VIL, WE = VIH, MODE =                                                                  | -    | -    | 175      | mA   |
| Read Current                    |                   | VIL, all DQs open, $\overline{ADV} = VIL/VIH$ , Address Inputs = VIL/VIH, CLK at f = FCLK (max.) |      |      |          |      |
| VDD Erase or<br>Program Current | Iccw              | Erase or Program Operation in Progress, all DQs open.                                            | -    | -    | 50       | mA   |
| Standby VDD                     | Is <sub>B</sub> 1 | СЕ = Vін, all DQs open                                                                           | -    | 2    | 3        | mA   |
| Current (TTL input)             |                   | Other inputs = VIL/VIH                                                                           |      |      |          |      |
| Standby VDD Current             | IsB2              | $\overline{CE} = V_{DD} \pm 0.3V$ , all DQs open                                                 | -    | 20   | 200      | μΑ   |
| (CMOS input)                    |                   | Other Inputs = GND $\pm 0.3$ V or VDD $\pm 0.3$ V                                                |      |      |          |      |
| Input Leakage<br>Current        | Iц                | VIN = GND to VDD                                                                                 | -    | -    | ± 10     | μΑ   |
| Output Leakage<br>Current       | ILO               | VOUT = GND to VDD                                                                                | -    | -    | ± 10     | μΑ   |
| Input Low Voltage               | VIL               | -                                                                                                | -0.3 | -    | 0.8      | V    |
| Input High Voltage              | VIH               | -                                                                                                | 2.0  | -    | VDD +0.5 | V    |
| Output Low Voltage              | Vol               | IOL = 2.1 mA                                                                                     | -    | -    | 0.45     | V    |
| Output High Voltage             | Vон               | IOH = -0.4 mA                                                                                    | 2.4  | -    | -        | V    |

# **Power-up Timing**

| PARAMETER                   | SYMBOL     | TYPICAL | UNIT |
|-----------------------------|------------|---------|------|
| Power-up to Read Operation  | Tpu. READ  | 100     | μS   |
| Power-up to Write Operation | TPU. WRITE | 5       | mS   |



### **CAPACITANCE**

 $(VDD = 5.0V, TA = 25^{\circ} C, f = 1 MHz)$ 

| PARAMETER           | SYMBOL | CONDITIONS | MAX. | UNIT |
|---------------------|--------|------------|------|------|
| I/O Pin Capacitance | CI/O   | VI/O = 0V  | 12   | pf   |
| Input Capacitance   | Cin    | VIN = 0V   | 6    | pf   |

### **AC CHARACTERISTICS**

### **AC Test Conditions**

| PARAMETER                 | CONDITIONS                |
|---------------------------|---------------------------|
| Input Pulse Levels        | 0V to 3.0V                |
| Input Rise/Fall Time      | < 5 nS                    |
| Input/Output Timing Level | 1.5V/1.5V                 |
| Output Load               | 1 TTL Gate and CL = 30 pF |

### **AC Test Load and Waveform**





## **Asynchronous Read Cycle Timing Parameters**

(Vcc =  $5.0V \pm 10\%$ , Vcc = 0V, TA = 0 to  $70^{\circ}$  C)

| PARAMETER                 | SYM. | W49S201-15 |      | W49S201-17 |      | UNIT |
|---------------------------|------|------------|------|------------|------|------|
|                           |      | MIN.       | MAX. | MIN.       | MAX. |      |
| Read Cycle Time           | Trc  | 55         | -    | 70         | -    | nS   |
| Chip Enable Access Time   | TCE  | ı          | 55   | 1          | 70   | nS   |
| Address Access Time       | Таа  | -          | 55   | •          | 70   | nS   |
| Output Enable Access Time | TOE  | ı          | 25   | 1          | 35   | nS   |
| CE Low to Active Output   | Tclz | 0          | -    | 0          | -    | nS   |
| OE Low to Active Output   | Tolz | 0          | -    | 0          | -    | nS   |
| CE High to High-Z Output  | Тснz | -          | 20   | -          | 25   | nS   |
| OE High to High-Z Output  | TOHZ | -          | 20   | -          | 25   | nS   |
| Output Hold Time          | Тон  | 0          | _    | 0          | -    | nS   |

Note: The parameter of TCLZ, TOLZ, TCHZ, TOHZ are characterized only and is not 100% tested.

## **Synchronous Burst Read Cycle Timing Parameters**

(Vcc = 5.0V  $\pm$  10%, Vcc = 0V, Ta = 0 to 70° C)

| PARAMETER                  | SYM.  | W49S201-15 |      | W49S | 201-17 | UNIT |
|----------------------------|-------|------------|------|------|--------|------|
|                            |       | MIN.       | MAX. | MIN. | MAX.   |      |
| CLK Frequency              | FCLK  | -          | 50   | -    | 40     | MHz  |
| CLK Period                 | Tcyc  | 20         | -    | 25   | -      | nS   |
| CLK High Time              | Ткн   | 7          | -    | 8    | -      | nS   |
| CLK Low Time               | TĸL   | 7          | -    | 8    | -      | nS   |
| CLK Rise Time              | TKLH  | -          | 2    | -    | 3      | nS   |
| CLK Fall Time              | TKHL  | -          | 2    | -    | 3      | nS   |
| CE Setup Time to CLK       | TCES  | 15         | -    | 20   | -      | nS   |
| Address Setup Time to CLK  | Taks  | 12         | -    | 15   | -      | nS   |
| Address Hold Time From CLK | TAKH  | 2          | -    | 2    | -      | nS   |
| ADV Setup Time to CLK      | TADVS | 12         | -    | 15   | -      | nS   |
| ADV Hold Time From CLK     | TADVH | 2          | -    | 2    | -      | nS   |
| MODE Setup Time to CLK     | TMODS | 15         | -    | 20   | -      | nS   |
| MODE Hold Time From CLK    | Тмодн | 5          | -    | 5    | -      | nS   |
| CLK to Valid Output        | Tĸqv  | -          | 15   | -    | 17     | nS   |
| Output Hold Time From CLK  | Ткон  | 1          | -    | 1    | -      | nS   |

Note: The parameter of TKQH is characterized only and is not 100% tested.



AC Characteristics, continued

### **Write Cycle Timing Parameters**

| PARAMETER             | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------|------|------|------|------|
| Address Setup Time    | Tas    | 0    | -    | -    | nS   |
| Address Hold Time     | Тан    | 50   | 1    | -    | nS   |
| WE and CE Setup Time  | Tcs    | 0    | -    | -    | nS   |
| WE and CE Hold Time   | Тсн    | 0    | -    | -    | nS   |
| OE High Setup Time    | Toes   | 0    | -    | -    | nS   |
| OE High Hold Time     | Тоен   | 0    | -    | -    | nS   |
| CE Pulse Width        | Тср    | 70   | -    | -    | nS   |
| WE Pulse Width        | Twp    | 70   | -    | -    | nS   |
| WE High Width         | TWPH   | 100  | -    | -    | nS   |
| Data Setup Time       | TDS    | 50   | -    | -    | nS   |
| Data Hold Time        | Трн    | 10   | -    | -    | nS   |
| Word programming Time | Твр    | -    | 10   | 50   | μS   |
| Erase Cycle Time      | TEC    | -    | 0.1  | 1    | S    |

Note: All AC timing signals observe the following guidelines for determining setup and hold times: (a) High level signal's reference level is VIH and (b) low level signal's reference level is VIL.

## **Data Polling and Toggle Bit Timing Parameters**

| PARAMETER                       | SYM. | W49S | W49S201-15 |      | W49S201-17 |    |
|---------------------------------|------|------|------------|------|------------|----|
|                                 |      | MIN. | MAX.       | MIN. | MAX.       |    |
| OE to Data Polling Output Delay | ТОЕР | -    | 25         | -    | 35         | nS |
| CE to Data Polling Output Delay | ТСЕР | -    | 55         | -    | 70         | nS |
| OE to Toggle Bit Output Delay   | ТОЕТ | -    | 25         | -    | 35         | nS |
| CE to Toggle Bit Output Delay   | ТСЕТ | -    | 55         | -    | 70         | nS |

## **Hardware Reset Timing Parameters**

| PARAMETER                      | SYM.   | MIN. | MAX. | UNIT |
|--------------------------------|--------|------|------|------|
| RESET Pin Low to Read or Write | TREADY | -    | 500  | nS   |
| RESET Pulse Width              | TRP    | 500  | -    | nS   |
| RESET High Time Before Read(1) | TRH    | 50   | -    | nS   |

Note: 1. The parameters are characterized only and is not 100% tested.



#### **TIMING WAVEFORMS**

# Synchronous Burst Read Cycle Timing 1 (3-1-1-1 linear mode)

(Starting Address is Even and Ending Address is Odd)



Note: The above waveform is applicable to synchronous read mode with starting random address is always Even and ending address is always Odd address only. The  $\overline{ADV}$  can be 1 CLK period pulse minimum, and the total wait states can be 3 CLK periods minimum. Initial output data DQ[15:0] become valid 2 CLK periods after the valid address loading started ( $\overline{ADV}$  = Low) & next sequential output data DQ[15:0] become valid 2 CLK periods after address increment started ( $\overline{ADV}$  = Hi).



# Synchronous Burst Read Cycle Timing 2 (4-1-1-1 linear mode)

(Starting Address & Ending Address are both either Even or Odd)



Note: The above waveform is applicable to synchronous burst read mode with starting random address and ending burst address are both either Even or Odd only (shown above with Starting & Ending are Odd address). The  $\overline{ADV}$  must be minimum 2 CLK period pulse, and the total wait states hence can be  $\overline{4}$  CLK periods minimum. Initial output data DQ[15:0] become valid 3 CLK periods after the valid address loading started ( $\overline{ADV}$  = Low) & next sequential output data DQ[15:0] become valid 2 CLK periods after address increment started ( $\overline{ADV}$  = Hi).



# Synchronous Burst Read Cycle Timing 3 (5-1-1-1 linear mode)



Note: The above waveform is applicable to synchronous burst read mode with any starting random address and any ending burst (can be either even or odd). The  $\overline{ADV}$  must be minimum 3 CLK period pulse, and the total wait states hence can be 5 CLK periods minimum. Initial output data DQ[15:0] become valid 3 CLK periods after the valid address loading started ( $\overline{ADV}$  = Low) & next sequential output data DQ[15:0] become valid 2 CLK periods after address increment started ( $\overline{ADV}$  = Hi).

#### **Clock Input Timing Diagram**





# **Asynchronous Read Cycle Timing Diagram**



# WE Controlled Command Write Cycle Timing Diagram





Timing Waveforms, continued

# **CE** Controlled Command Write Cycle Timing Diagram



## **Program Cycle Timing Diagram**





Timing Waveforms, continued

# **DATA** Polling Timing Diagram



# **Toggle Bit Timing Diagram**





Timing Waveforms, continued

## **Boot Block Lockout Enable Timing Diagram**



## **Chip Erase Timing Diagram**





Timing Waveforms, continued

## **Sector Erase Timing Diagram**



# **Reset Timing Diagram**





### **ORDERING INFORMATION**

| PART NO.     | ACCESS<br>TIME<br>T <sub>KQV</sub><br>(nS) | POWER<br>SUPPLY<br>CURRENT<br>MAX.<br>(mA) | STANDBY VDD CURRENT MAX. (mA) | PACKAGE                     | CYCLE |
|--------------|--------------------------------------------|--------------------------------------------|-------------------------------|-----------------------------|-------|
| W49S201Q-15B | 15                                         | 75                                         | 200 (CMOS)                    | 48-pin TSOP (12 mm × 20 mm) | 10K   |
| W49S201Q-17B | 17                                         | 75                                         | 200 (CMOS)                    | 48-pin TSOP (12 mm × 20 mm) | 10K   |
| W49S201Q-15C | 15                                         | 75                                         | 200 (CMOS)                    | 48-pin TSOP (12 mm × 20 mm) | 100K  |
| W49S201Q-17C | 17                                         | 75                                         | 200 (CMOS)                    | 48-pin TSOP (12 mm × 20 mm) | 100K  |

#### Notes:

- 1. Winbond reserves the right to make changes to its products without prior notice.
- 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure.



### **PACKAGE DIMENSIONS**

# 48-pin TSOP (12 mm · 20 mm)





#### **VERSION HISTORY**

| VERSION | DATE      | PAGE | DESCRIPTION                                                                 |
|---------|-----------|------|-----------------------------------------------------------------------------|
| A0      | Nov. 1998 | -    | Advance Information only, some parameters & waveforms are to be determined. |
| A1      | Jun. 1999 | -    | Updated Product Number to W49S201, Device Codes, and some AC parameters.    |



Headquarters

No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5796096 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006

**Taipei Office** 

11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505

FAX: 886-2-27197502

Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27513100

FAX: 852-27552064

Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A.

TEL: 408-9436666 FAX: 408-5441798

Note: All data and specifications are subject to change without notice.