#### 1.0 General Description

The AMIS-40615 is a full-featured local interconnect network (LIN) transceiver designed to interface between a LIN protocol controller and the physical bus. The transceiver is implemented in AMI Semiconductor's SmartPower, high-voltage, mixed-signal 0.35µm CMOS technology enabling both high-voltage analog circuitry and digital functionality to co-exist on the same chip.

The AMIS-40615 LIN device is a member of AMI Semiconductor's in-vehicle networking (IVN) transceiver family and integrates a LIN v2.0 physical transceiver and a 3.3V voltage regulator. It is designed to work in harsh automotive environments and is certified to the TS16949 qualification flow.

The LIN bus is designed to communicate low rate data from control devices such as door locks, mirrors, car seats, and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node.

#### 2.0 Key Features

#### 2.1 LIN-Bus Transceiver

- LIN compliant to specification revision 2.0 (backwards compatible to version 1.3) and J2602
- SmartPower, high-voltage, mixed-signal 0.35µm CMOS technology
- Bus voltage ± 45V
- Transmission rate up to 20kBaud
- SOIC 14 Green package

#### 2.2 Protection

- Thermal shutdown
- · Indefinite short-circuit protection on pins LIN and WAKE towards supply and ground
- Load dump protection (45V)
- Bus pins protected against transients in an automotive environment
- ESD protection level for LIN, INH, WAKE, and Vbb up to ±8kV

#### 2.3 EMI Compatibility

Integrated slope control

#### 2.4 Voltage Regulator

- Output voltage 3.3V / ~50mA
- Wake-up input
- Enable inputs for stand-by and sleep mode
- INH output for auxiliary purposes (switching of an external pull-up or resistive divider towards battery, control of an external voltage regulator etc.)

#### 2.5 Modes

- Normal mode: LIN communication with either low (up to 10kBaud) or normal slope
- Sleep mode: V<sub>CC</sub> is switched "off" and no communication on LIN bus
- Stand-by mode: V<sub>CC</sub> is switched "on" but there is no communication on LIN bus
- Wake-up bringing the component from sleep mode into standby mode is possible either by LIN command or digital input signal on WAKE pin. Wake-up from LIN bus can also be detected and flagged when the chip is already in standby mode.



### 3.0 Ordering Information

Table 1: Ordering Information

| Marketing Name | Package                          | Temperature Range |
|----------------|----------------------------------|-------------------|
| AMIS40615 AGA  | SOIC 150 14 GREEN (JEDEC MS-012) | -40°C105°C        |

### 4.0 Key Technical Characteristics

Table 2: Key Technical Characteristics

| Symbol                 | Parameter                                                                         | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| $V_{bb}$               | Nominal battery operating voltage                                                 | 5    | 12   | 26   | V    |
| $V_{bb}$               | Load dump protection (1)                                                          |      |      | 45   | V    |
| lbb_SLP                | Supply current in sleep mode                                                      |      |      | 20   | μΑ   |
|                        | Regulated V <sub>∞</sub> output in normal mode, V <sub>∞</sub> load 1mA-30mA      | 3.23 | 3.30 | 3.37 | V    |
| Vcc_out <sup>(5)</sup> | Regulated V <sub>cc</sub> output in normal mode, V <sub>cc</sub> load 0mA-50mA    | 3.19 | 3.30 | 3.41 | V    |
|                        | Regulated V <sub>∞</sub> output in standby mode, V <sub>∞</sub> load 0mA-50mA     | 3.17 | 3.30 | 3.43 | V    |
| lout max               | Maximum continuous V <sub>cc</sub> output current (2)                             | 30   |      |      | mA   |
| iout_max               | Maximum V <sub>cc</sub> output current, thermal shutdown can occur <sup>(2)</sup> | 50   |      |      | mA   |
| V waka                 | Operating DC voltage on WAKE pin                                                  | 0    |      | Vbb  | V    |
| V_wake                 | Maximum rating voltage on WAKE pin                                                | -45  |      | 45   | V    |
| Tj                     | Junction thermal shutdown temperature                                             | 165  |      | 195  | °C   |
| Tamb                   | Operating ambient temperature                                                     | -40  |      | +105 | °C   |
| Vesd                   | Electrostatic discharge voltage (LIN, INH, WAKE, VBB) System HBM (3)              | -8   |      | +8   | kV   |
|                        | Electrostatic discharge voltage (LIN, INH, WAKE, VBB) HBM (4)                     | -4   |      | +4   | kV   |
|                        | Electrostatic discharge voltage (other pins) HBM (4)                              | -2   |      | +2   | kV   |

#### Notes:

- 1. The applied transients shall be in accordance with ISO 7637 part 1, test pulse 5. The device complies with functional class C; class A can be reached depending on the application and external components.
- Current limitation is set above 50mA but thermal shutdown can occur for currents above 30mA.
- 3. Equivalent to discharging a 150pF capacitor through a  $330\Omega$  resistor conform to IEC Standard 1000-4-2. The specified values are a target to be verified on first prototypes. Based on the evaluation results, additional external protection components might be recommended to reach the specified system ESD levels
- Equivalent to discharging a 100pF capacitor through a 1.5kΩ resistor conform to MIL STD 883 method 3015.7.
- 5.  $V_{cc}$  voltage must be properly stabilized by external capacitors: capacitor of min. 80nF with ESR<10m $\Omega$  in parallel with a capacitor of min. 8 $\mu$ F, ESR<1 $\Omega$ .



## 5.0 Block Diagram



## **6.0 Typical Application**

#### **6.1 Application Schematic**

The EMC immunity of the master-mode device can be further enhanced by adding a capacitor between the LIN output and ground. The optimum value of this capacitor is determined by the length and capacitance of the LIN bus, the number and capacitance of slave devices, the pull-up resistance of all devices (master & slave), and the required time constant of the system, respectively.

 $V_{cc}$  voltage must be properly stabilized by external capacitors: capacitor of min. 80nF (ESR<10m $\Omega$ ) in parallel with a capacitor of min. 8µF (ESR<1 $\Omega$ ).



#### **6.2 Pin Description**

#### 6.2.1. Pin Out (top view)





#### 6.2.2. Pin Description

Table 3: Pin Description

| Pin | Name    | Description                                                                                       |
|-----|---------|---------------------------------------------------------------------------------------------------|
| 1   | VBB     | Battery supply input                                                                              |
| 2   | LIN     | LIN bus output/input                                                                              |
| 3   | GND     | Ground                                                                                            |
| 4   | GND     | Ground                                                                                            |
| 5   | WAKE    | High voltage digital input pin to switch the part from sleep- to stand-by-mode                    |
| 6   | INH     | Inhibit output                                                                                    |
| 7   | OTP_ZAP | Supply for programming of trimming bits at factory testing, should be grounded in the application |
| 8   | TEST    | Digital input for factory testing, should be grounded in the application                          |
| 9   | EN      | Enable input, transceiver in normal operation mode when high                                      |
| 10  | STB     | Standby mode control input                                                                        |
| 11  | GND     | Ground                                                                                            |
| 12  | TxD     | Transmit data input, low in dominant state                                                        |
| 13  | RxD     | Receive data output; low in dominant state; push-pull output                                      |
| 14  | Vcc     | Supply voltage (output)                                                                           |



#### 7.0 Functional Description

#### 7.1 Overall Functional Description

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications. The domain is class-A multiplex buses with a single master node and a set of slave nodes.

AMIS-40615 is designed as a master or slave node for the LIN communication interface with integrated 3.3V voltage regulator having a current capability up to 50mA for supplying any external components (microcontroller).

AMIS-40615 contains the LIN transmitter, LIN receiver, voltage regulator, power-on-reset (POR) circuits, and thermal shutdown (TSD). The LIN transmitter is optimized for the maximum specified transmission speed of 20kBaud with EMC performance due to reduced slew rate of the LIN output.

The junction temperature is monitored via a thermal shutdown circuit that switches the LIN transmitter and voltage regulator off when temperature exceeds the TSD trigger level.

AMIS-40615 has four operating states (normal mode, low slope mode, stand-by mode, and sleep mode) that are determined by the input signals EN, WAKE, STB, and TxD.

#### 7.2 Operating States

AMIS-40615 provides four operating states, two modes for normal operation with communication, one stand-by without communication and one low power mode with very low current consumption. See Figure 4.





Table 4: Mode Selection

| Mode               | V <sub>cc</sub> | RxD                                  | INH                             | LIN          | 30kΩ on LIN | Note |
|--------------------|-----------------|--------------------------------------|---------------------------------|--------------|-------------|------|
| Normal - Slope     | On              | Low = dominant state                 | High if STB = High during state | Normal slope | On          | (1)  |
|                    |                 | High = recessive state               | transition; floating otherwise  |              |             |      |
| Normal - Low Slope | On              | Low = dominant state                 | High if STB = High during state | Low slope    | On          | (2)  |
|                    |                 | High = recessive state               | transition; floating otherwise  |              |             |      |
| Stand-by           | On              | Low after LIN wakeup, high otherwise | Floating                        | Off          | Off         | (3)  |
| Sleep              | Off             | Clamped to V <sub>cc</sub>           | Floating                        | Off          | Off         |      |

#### Notes:

- 1. The normal slope mode is entered when pin EN goes high while TxD is in high state during EN transition.
- 2. The low slope mode is entered when pin EN goes high while TxD is in low state during EN transition. LIN transmitter gets on only after TxD returns to high after the state transition.
- 3. The stand-by mode is entered automatically after power-up.

#### 7.2.1. Normal Slope Mode

In normal slope mode the transceiver can transmit and receive data via LIN bus with speed up to 20kBaud. The transmit data stream of the LIN protocol is present on the TxD pin and converted by the transmitter into a LIN bus signal with controlled slew rate to minimize EMC emission. The receiver consists of the comparator that has a threshold with hysteresis in respect to the supply voltage and an input filter to remove bus noise. The LIN output is pulled high via an internal  $30k\Omega$  pull-up resistor. For master applications it is needed to put an external  $1k\Omega$  resistor with a serial diode between LIN and  $V_{bb}$  (or INH). See Figure 2. The mode selection is done by EN=HIGH when TxD pin is high. If STB pin is high during the stand-by-to-normal slope mode transition, INH pin is pulled high. Otherwise, it stays floating.

#### 7.2.2. Low Slope Mode

In low slope mode the slew rate of the signal on the LIN bus is reduced (rising and falling edges of the LIN bus signal are longer). This further reduces the EMC emission. As a consequence the maximum speed on the LIN bus is reduced up to 10kBaud. This mode is suited for applications where the communication speed is not critical. The mode selection is done by EN=HIGH when TxD pin is low. In order not to transmit immediately a dominant state on the bus (because TxD=LOW), the LIN transmitter is enabled only after TxD returns to high. If STB pin is high during the standby-to-low slope mode transition, INH pin is pulled high. Otherwise, it stays floating.

#### 7.2.3. Stand-by Mode

The stand-by mode is always entered after power-up of the AMIS-40615. It can also be entered from normal mode when the EN pin is low and the stand-by pin is high. From sleep mode it can be entered after a local wake-up or LIN wakeup. In stand-by mode the  $V_{cc}$  voltage regulator for supplying external components (e.g. a microcontroller) stays active. Also the LIN receiver stays active to be able to detect a remote wake-up via bus. The LIN transmitter is disabled and the slave internal termination resistor of  $30k\Omega$  between LIN and  $V_{bb}$  is disconnected in order to minimize current consumption. Only a pull-up current source between  $V_{bb}$  and LIN is active.

#### 7.2.4. Sleep Mode

The sleep mode provides extreme low current consumption. This mode is entered when both EN and STB pins are low coming from normal mode. The internal termination resistor of  $30k\Omega$  between LIN and  $V_{bb}$  is disconnected and also the  $V_{cc}$  regulator is switched off to minimize current consumption.

#### 7.2.5. Wake-up

AMIS-40615 has two possibilities to wake-up from sleep or stand-by mode (see Figure 4):

- Local wake-up: enables the transition from sleep mode to stand-by mode.
- Remote wake-up via LIN: enables the transition from sleep- to stand-by mode and can be also detected when already in standby mode.

A local wake-up is **only** detected in sleep mode if a transition from low to high or from high to low is seen on the wake pin.





A remote wake-up is **only** detected if a combination of (1) a falling edge at the LIN pin (transition from recessive to dominant) is followed by (2) a dominant level maintained for a time period >  $t_{WAKE}$  and (3) again a rising edge at pin LIN (transition from dominant to recessive) happens.



The wake-up source is distinguished by pin RxD in the stand-by mode:

- RxD remains high after power-up or local wake-up.
- RxD is kept low until normal mode is entered after a remote wake-up (LIN).



#### 8.0 Electrical Characteristics

#### 8.1 Definitions

All voltages are referenced to GND (Pin 13). Positive currents flow into the IC.

#### 8.2 Absolute Maximum Ratings

Stresses above those listed in this clause may cause permanent device failure. Exposure to absolute maximum ratings for extended periods may affect device reliability.

Table 5: Absolute Maximum Ratings

| Symbol   | Parameter                                                                     | Min. | Max.           | Unit |
|----------|-------------------------------------------------------------------------------|------|----------------|------|
| Vbb      | Battery voltage on pin V <sub>bb</sub> (1)                                    | -0.3 | +45            | V    |
| Vcc      | DC voltage on pin V <sub>cc</sub>                                             | 0    | +7             | V    |
| I_Vcc    | Current delivered by the V <sub>∞</sub> regulator                             | 50   |                | mA   |
| V_LIN    | LIN bus voltage (2)                                                           | -45  | +45            | V    |
| V_INH    | DC voltage on inhibit pin                                                     | -0.3 | $V_{bb} + 0.3$ | V    |
| V_WAKE   | DC voltage on WAKE pin                                                        | -45  | 45             | V    |
| V_Dig_in | DC input voltage on pins TxD, RxD, EN, STB                                    | -0.3 | $V_{cc} + 0.3$ | V    |
| Tjunc    | Maximum junction temperature                                                  | -40  | +165           | °C   |
| Vesd     | Electrostatic discharge voltage (pins LIN, INH, WAKE, and Vbb) system HBM (3) | -8   | +8             | kV   |
|          | Electrostatic discharge voltage (pins LIN, INH, WAKE, and Vbb) HBM (4)        | -4   | +4             | kV   |
|          | Electrostatic discharge voltage (other pins) HBM (4)                          | -2.0 | +2.0           | kV   |
|          | Electrostatic discharge voltage; charge device model (5)                      | -250 | +250           | V    |

#### Notes:

- 1. The applied transients shall be in accordance with ISO 7637 part 1, test pulses 1, 2, 3a, 3b, and 5. The device complies with functional class C; class A can be reached depending on the application and external components.
- 2. The applied transients shall be in accordance with ISO 7637 part 1, test pulses 1, 2, 3a, and 3b. The device complies with functional class C; class A can be reached depending on the application and external components.
- 3. Equivalent to discharging a 150pF capacitor through a 330Ω resistor conform to IEC Standard 1000-4-2. The specified values are a target to be verified on first prototypes. Based on the evaluation results, additional external protection components might be recommended to reach the specified system ESD levels.
- 4. Equivalent to discharging a 100pF capacitor through a 1.5k  $\Omega$  resistor conform to MIL STD 883 method 3015.7.
- 5. Conform to EOS/ESD-DS5.3 (socket mode).

#### 8.3 DC Characteristics

 $V_{BB}$  = 5V to 26V;  $T_{junc}$  = -40°C to +150°C; unless otherwise specified.

Table 6: DC Characteristics Supply

| Symbol Pins VBB and VCC | Parameter                       | Conditions                                   | Min. | Тур. | Max. | Unit |
|-------------------------|---------------------------------|----------------------------------------------|------|------|------|------|
| lbb ON                  | Supply current                  | Normal mode; LIN recessive                   |      |      | 1    | mA   |
| lbb STB                 | Supply current                  | Stand-by mode, $V_{bb} = 5 - 18V$            |      |      | 60   | μA   |
| lbb_SLP                 | Supply current                  | Sleep mode, V <sub>bb</sub> = 5 – 18V        |      |      | 20   | μA   |
|                         | Regulator output voltage        | Normal mode, V <sub>cc</sub> load 1mA-30mA   | 3.23 | 3.30 | 3.37 | V    |
| Vcc_out                 | Regulator output voltage        | Normal mode, V <sub>cc</sub> load 0mA-50mA   | 3.19 | 3.30 | 3.41 | V    |
|                         | Regulator output voltage        | Stand-by mode, V <sub>cc</sub> load 0mA-50mA | 3.17 | 3.30 | 3.43 | V    |
| lout_max_cont           | Maximum output current          | V <sub>bb</sub> = 16V; Tamb = 105°C          |      |      | 30   | mA   |
| lout_max_conta          | Maximum output current          | V <sub>bb</sub> = 26V; limited lifetime      |      |      | 30   | mA   |
| lout_max_abs            | Absolute maximum output current | Thermal shutdown can occur                   |      |      | 50   | mA   |
| lout_lim                | Over-current limitation         |                                              | 50   |      | 150  | mA   |



Table 7: DC Characteristics LIN Transmitter

| Symbol         | Parameter                                 | Conditions                        | Min.                                | Тур. | Max. | Unit |
|----------------|-------------------------------------------|-----------------------------------|-------------------------------------|------|------|------|
| Pin LIN        |                                           |                                   |                                     |      |      |      |
| VLin_dom_LoSup | LIN dominant output voltage               | TXD = low; $V_{bb} = 7.3V$        |                                     |      | 1.2  | V    |
| VLin_dom_HiSup | LIN dominant output voltage               | $TXD = low; V_{bb} = 18V$         |                                     |      | 2.0  | V    |
| VLin_rec       | LIN recessive output voltage              | TXD = high; Ilin = 0mA            | V <sub>bb</sub> - Vγ <sup>(1)</sup> |      |      | V    |
| ILIN_lim       | Short circuit current limitation          | VLin = Vbb_max                    | 40                                  |      | 130  | mA   |
| Rslave         | Internal pull-up resistance               |                                   | 20                                  | 33   | 47   | kΩ   |
| ILIN_off_dom   | LIN output current bus in dominant state  | Driver off; V <sub>bb</sub> = 12V | -1                                  |      |      | mA   |
| ILIN_off_rec   | LIN output current bus in recessive state | Driver off; V <sub>bb</sub> = 12V |                                     |      | 20   | μΑ   |
| ILIN_no_GND    | Communication not affected                | Vbb = GND = 12V; 0 < VLin < 18V   | -1                                  |      | 1    | mA   |
| ILIN_no_Vbb    | LIN bus remains operational               | Vbb = GND = 0V; 0 < VLin < 18V    |                                     |      | 100  | μА   |

Note:

Table 8: DC Characteristics LIN Receiver

| Symbol   | Parameter               | Conditions                   | Min.  | Тур. | Max.  | Unit     |
|----------|-------------------------|------------------------------|-------|------|-------|----------|
| Pin LIN  |                         |                              |       |      |       |          |
| Vrec_dom | Receiver threshold      | LIN bus recessive → dominant | 0.4   |      | 0.6   | $V_{bb}$ |
| Vrec_rec | Receiver threshold      | LIN bus dominant → recessive | 0.4   |      | 0.6   | $V_{bb}$ |
| Vrec_cnt | Receiver center voltage | (Vbus_dom + Vbus_rec) / 2    | 0.475 |      | 0.525 | $V_{bb}$ |
| Vrec_hys | Receiver hysteresis     |                              | 0.05  |      | 0.175 | $V_{bb}$ |

Table 9: DC Characteristics I/Os

| Symbol           | Parameter                          | Conditions                          | Min.                    | Тур. | Max. | Unit            |
|------------------|------------------------------------|-------------------------------------|-------------------------|------|------|-----------------|
| Pin WAKE         |                                    |                                     |                         |      |      |                 |
| V_wake_th        | Threshold voltage                  |                                     | 0.35                    |      | 0.65 | V <sub>bb</sub> |
| I_leak           | Input leakage current (1)          | Vwake = $0V$ ; $V_{bb} = 18V$       | -1                      | -0.5 | 1    | μΑ              |
| T_wake_min       | Debounce time                      | Sleep mode; rising and falling edge | 8                       |      | 54   | μS              |
| Pins TxD and STB |                                    |                                     |                         |      |      |                 |
| Vil              | Low level input voltage            |                                     |                         |      | 8.0  | V               |
| Vih              | High level input voltage           |                                     | 2.0                     |      |      | V               |
| Rpu              | Pull-up resistance to Vcc (1)      |                                     | 50                      |      | 200  | kΩ              |
| Pin INH          |                                    |                                     |                         |      |      |                 |
| Delta_VH         | High level voltage drop            | IINH = 15mA                         |                         | 0.35 | 0.75 | V               |
| I_leak           | Leakage current                    | Sleep mode; VINH = 0V               | -1                      |      | 1    | μА              |
| Pin EN           |                                    |                                     |                         |      |      |                 |
| Vil              | Low level input voltage            |                                     |                         |      | 8.0  | V               |
| Vih              | High level input voltage           |                                     | 2.0                     |      |      | V               |
| Rpd              | Pull-down resistance to ground (1) |                                     | 50                      |      | 200  | kΩ              |
| Pin RxD          |                                    |                                     |                         |      |      |                 |
| Vol              | Low level output voltage           | Isink = 2mA                         |                         |      | 0.65 | V               |
| Voh              | High level output voltage          | Isource = -2mA                      | V <sub>cc</sub> - 0.65V |      |      | V               |

Note:

Table 10: DC Characteristics

| Symbol       | Parameter                                          | Conditions   | Min. | Тур. | Max. | Unit |
|--------------|----------------------------------------------------|--------------|------|------|------|------|
| POR          | _                                                  |              |      |      |      |      |
| PORH_Vbb     | POR high level V <sub>bb</sub> comparator          |              |      |      | 4.5  | V    |
| PORL_Vbb     | POR low level V <sub>bb</sub> comparator           |              | 3    |      |      | V    |
| POR_Vbb_hyst | Hysteresis of POR level V <sub>bb</sub> comparator |              | 100  |      |      | mV   |
| POR_Vbb_sl   | Maximum slope on V <sub>bb</sub> to guarantee POR  |              |      |      | 50   | V/ms |
| PORH_Vcc     | POR high level V <sub>cc</sub> comparator          |              |      |      | 3    | V    |
| PORL_Vcc     | POR low level V <sub>cc</sub> comparator           |              | 2    |      |      | V    |
| POR_Vcc_hyst | Hysteresis of POR level V <sub>cc</sub> comparator |              | 100  |      |      | mV   |
| TSD          |                                                    |              |      |      |      |      |
| Tj           | Junction temperature                               | For shutdown | 165  |      | 195  | °C   |
| Tj_hyst      | Thermal shutdown hysteresis                        |              | 9    |      | 18   | °C   |



<sup>1.</sup>  $V\gamma$  is the forward diode voltage. Typically (over the complete temperature)  $V\gamma$  = 1V.

<sup>.</sup> By one of the trimming bits, following reconfiguration can be done during chip-level testing in order to fit the AMIS-40615 into different interface: pins TxD and EN will have typ. 10μA pull-up current source.

#### 8.4 AC Characteristics

 $V_{BB}$  = 7V to 18V;  $T_{junc}$  = -40°C to +150°C; unless otherwise specified.

Table 11: AC Characteristics LIN Transmitter

| Symbol<br>Pin LIN | Parameter                                                          | Conditions                                                                                                                      | Min.  | Тур. | Max.  | Unit |
|-------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| D1                | Duty cycle 1 = t <sub>BUS_REC(min)</sub> / (2 x T <sub>Bit</sub> ) | $ \begin{array}{l} TH_{REC(min)} = 0.284 \ x \ V_{bb} \\ TH_{DOM(min)} = 0.422 \ x \ V_{bb} \\ T_{BIT} = 50 \mu s \end{array} $ | 0.396 |      |       |      |
| D2                | Duty cycle 2 = $t_{BUS\_REC(max)} / (2 \times T_{Bit})$            | $TH_{REC(max)} = 0.744 \text{ x V}_{bb}$ $TH_{DOM(max)} = 0.581 \text{ x V}_{bb}$ $T_{BIT} = 50 \mu s$                          |       |      | 0.581 |      |
| T_fall_norm       | LIN falling edge                                                   | Normal slope mode; V <sub>bb</sub> = 12V; L1, L2 <sup>(1)</sup>                                                                 |       |      | 22.5  | μS   |
| T_rise_norm       | LIN rising edge                                                    | Normal slope mode; V <sub>bb</sub> = 12V; L1, L2 <sup>(1)</sup>                                                                 |       |      | 22.5  | μS   |
| T_sym_norm        | LIN slope symmetry                                                 | Normal slope mode; V <sub>bb</sub> = 12V; L1, L2 <sup>(1)</sup>                                                                 | -4    |      | 4     | μS   |
| T_fall_norm       | LIN falling edge                                                   | Normal slope mode; V <sub>bb</sub> = 12V; L3 <sup>(1)</sup>                                                                     |       |      | 27    | μS   |
| T_rise_norm       | LIN rising edge                                                    | Normal slope mode; V <sub>bb</sub> = 12V; L3 <sup>(1)</sup>                                                                     |       |      | 27    | μS   |
| T_sym_norm        | LIN slope symmetry                                                 | Normal slope mode; V <sub>bb</sub> = 12V; L3 <sup>(1)</sup>                                                                     | -5    |      | 5     | μS   |
| T_fall_low        | LIN falling edge                                                   | Low slope mode <sup>(2)</sup> ; V <sub>bb</sub> = 12V; L3 <sup>(1)</sup>                                                        |       |      | 62    | μS   |
| T_rise_low        | LIN rising edge                                                    | Low slope mode (2); V <sub>bb</sub> = 12V; L3 (1)                                                                               |       |      | 62    | μS   |
| T_wake            | Dominant time-out for wake-up via LIN bus                          |                                                                                                                                 | 30    |      | 150   | μS   |
| T_dom             | TxD dominant time-out                                              | TxD = low                                                                                                                       | 6     |      | 20    | ms   |

#### Notes:

- The AC parameters are specified for following RC loads on the LIN bus: L1 =  $1k\Omega$  / 1nF; L2 =  $660\Omega$  / 6.8nF; L3 =  $500\Omega$  / 10nF. Low slope mode is not compliant to the LIN 1.3 or LIN 2.0 standard.







Table 12: AC Characteristics LIN Receiver

| Symbol         | Parameter                                  | Conditions                    | Min. | Тур. | Max. | Unit |
|----------------|--------------------------------------------|-------------------------------|------|------|------|------|
| Pin LIN        |                                            |                               |      |      |      |      |
| Trec_prop_down | Propagation delay of receiver falling edge |                               | 0.1  |      | 6    | μS   |
| Trec_prop_up   | Propagation delay of receiver rising edge  |                               | 0.1  |      | 6    | μS   |
| Trec_sym       | Propagation delay symmetry                 | Trec_prop_down - Trec_prop_up | -2   |      | 2    | μS   |



# AMIS-40615 LIN Transceiver with 3.3V Voltage Regulator

Data Sheet

## 9.0 Package Outline

SOIC-14: Plastic small outline; 14 leads; body width 150mil; JEDEC: MS-012

AMIS reference: SOIC150 14 150 G



#### 10.0 Soldering

#### 10.1 Introduction to Soldering Surface Mount Packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in the AMIS "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards (PCBs) with high population densities. In these situations re-flow soldering is often used.

#### 10.2 Re-flow Soldering

Re-flow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the PCB by screen printing, stenciling or pressure-syringe dispensing before package placement. Several methods exist for re-flowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical re-flow peak temperatures range from 215 to 260°C.

#### 10.3 Wave Soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or PCBs with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - Larger than or equal to 1.27mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the PCB;
  - Smaller than 1.27mm, the footprint longitudinal axis must be parallel to the transport direction of the PCB. The footprint must incorporate solder thieves at the downstream end.
- For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the PCB. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is four seconds at 250°C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 10.4 Manual Soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300°C.

When using a dedicated tool, all other leads can be soldered in one operation within two to five seconds between 270 and 320°C.



Table 13: Soldering Process

| Package                         | Soldering Method       |                        |
|---------------------------------|------------------------|------------------------|
|                                 | Wave                   | Re-flow <sup>(1)</sup> |
| BGA, SQFP                       | Not suitable           | Suitable               |
| HLQFP, HSQFP, HSOP, HTSSOP, SMS | Not suitable (2)       | Suitable               |
| PLCC (3), SO, SOJ               | Suitable               | Suitable               |
| LQFP, QFP, TQFP                 | Not recommended (3)(4) | Suitable               |
| SSOP, TSSOP, VSO                | Not recommended (5)    | Suitable               |

#### Notes:

- 1. All SMD packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the dry pack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the PCB and heat sink (at bottom version) can not be achieved, and as solder may stick to the heat sink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8mm; it is definitely not suitable for packages with a pitch (e) equal or smaller than 0.65mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5mm.

#### 11.0 Revision History

Table 14: Revision History

| Revision                    | Date             | Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                            |  |
|-----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.0                         | 28 April 2006    | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Initial document                                                                                                                                                                                                                                                                                                       |  |
| 1.1                         | 9 May 2006       | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Updated absolute maximum ratings                                                                                                                                                                                                                                                                                       |  |
| 1.2                         | 23 June 2006     | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>updated parameters – Vcc, WAKE, INH</li> <li>updated ESD and Schaffner requirements</li> <li>changed pinout</li> <li>updated description of wakeup functionality</li> <li>updated description of INH functionality</li> <li>updated soldering information according the green package requirements</li> </ul> |  |
| 1.3                         | 8 August 2006    | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>block diagram – serial diode added to the LIN pullup source to comply with the implementation</li> <li>application diagram – capacitor on WAKE placed in front of the serial resistance</li> <li>pin description – WAKE pin description corrected</li> </ul>                                                  |  |
| 1.4 13 December 2006 Prelin | Preliminary      | <ul> <li>document footer: introduced revision number and date, introduced http link</li> <li>Vbb ranges for parameters aligned with the Key Technical Characteristics and the LIN protocol requirements – 7-18V for LIN-related parameters, 5-26V for others</li> <li>Vbb for standby and sleepmode consumption limited to 5V-18V</li> <li>Vcc accuracy specified until 50mA in two accuracy ranges</li> <li>voltage on pin WAKE extended to –Vbb in Table 2 and Table 5</li> </ul>                                          |                                                                                                                                                                                                                                                                                                                        |  |
|                             |                  | <ul> <li>par. 2.4: indicating 50mA current capability of Vcc</li> <li>I_out_max specified for 30mA and 50mA in Table 2</li> <li>Tjunc in Table 5 updated to 165°C</li> <li>Figure 4: clarified descriptions of the mode transitions to indicate edge-sensitivity on EN pin</li> <li>Figure 1 and Table 3: explicit picture and note about push-pull output on RxD output</li> <li>Figure 6: typing error correction in the figure title</li> <li>Delta_VH in Table 9: max limit corrected and typical value added</li> </ul> |                                                                                                                                                                                                                                                                                                                        |  |
|                             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>specification of stabilization capacitors on Vcc added to Table 2 and par. 6.1.</li> <li>added max. threshold of thermal shutdown in Table 2 and Table 10</li> </ul>                                                                                                                                          |  |
| 1.5                         | 14 December 2006 | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>corrected typing errors and wording in Figure 4</li> </ul>                                                                                                                                                                                                                                                    |  |
| 1.6                         | 18 January 2007  | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>changed negative maximum rating voltage on WAKE pin – see Table 2 and Table 5</li> </ul>                                                                                                                                                                                                                      |  |
| 1.7 6 March 2007            | Preliminary      | <ul> <li>maximum rating of LIN and WAKE pins adopted to ±45V in Table 2 and Table 5</li> <li>corrected note 1 of Table 9 (regarding trimming for another application)</li> <li>package drawing updated by a better readable image (no content changes) in par. 9.0</li> </ul>                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                        |  |
|                             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>input/output levels of digital pins re-defined in terms of absolute voltage – see Table 9</li> </ul>                                                                                                                                                                                                          |  |
|                             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                        |  |



# AMIS-40615 LIN Transceiver with 3.3V Voltage Regulator

Data Sheet

## 12.0 Company or Product Inquiries

For more information about AMI Semiconductor's LIN transceivers, send an email to auto assp@amis.com.

For more information about AMI Semiconductor's products or services visit our Web site at http://www.amis.com.

Devices sold by AMIS are covered by the warranty and patent indemnification provisions appearing in its Terms of Sales only. AMIS makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described from patent infringement. AMIS makes no warranty of merchantability or fitness for any purposes. AMIS reserves the right to discontinue production and change specifications and prices at any time and without notice. AMI Semiconductor's products are intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment, are specifically not recommended without additional processing by AMIS for such applications. Copyright© 2007 AMI Semiconductor, Inc.

