

# **MCP201**

## LIN Transceiver with Voltage Regulator

#### **Features**

- · Supports baud rates up to 20 Kbaud
- 40V load dump protected
- Wide supply voltage, 6.0 18.0V, continuous
  - Maximum input voltage of 30V
- Extended Temperature Range: -40°C to +125°C
- Interface to standard USARTs
- Compatible with LIN Spec 1.3
- Local Interconnect Network (LIN) Line pin:
  - Internal pull-up resistor and diode
  - Protected against ground shorts (LIN pin to ground)
  - Protected against LIN pin loss of ground
  - High current drive, 40 mA ≤ IoL ≤ 200 mA
- · Automatic thermal shutdown
- On-board Voltage Regulator:
  - Output voltage of 5V with ±5% tolerances over temperature range
  - Maximum output current of 50 mA
  - Able to drive an external series-pass transistor for increased current supply capability
  - Internal thermal overload protection
  - Internal short-circuit current limit
  - External components limited to filter capacitor only and load capacitor

## **Package Types**



## **Block Diagram**





NOTES:

#### 1.0 DEVICE OVERVIEW

The MCP201 provides a physical interface between a microcontroller and a LIN half-duplex bus. It is intended for automotive and industrial applications with serial bus speeds up to 20 Kbaud.

The MCP201 provides a half-duplex, bidirectional communications interface between a microcontroller and the serial network bus. This device will translate the CMOS/TTL logic levels to LIN level logic, and vice versa.

The LIN specification 1.3 requires that the transceiver of all nodes in the system be connected via the LIN pin, referenced to ground and with a maximum external termination resistance of  $510\Omega$  from LIN bus to battery supply. The  $510\Omega$  corresponds to 1 Master and 16 Slave nodes.

The MCP201 provides a +5V 50 mA regulated power output. The regulator uses a LDO design, is short-circuit-protected and will turn the regulator output off if it falls below 3.5V. The MCP201 also includes thermal shutdown protection. The regulator has been specifically designed to operate in the automotive environment and will survive reverse battery connections, +40V load dump transients and double-battery jumps (see **Section 1.6 "Internal Voltage Regulator"**).

## 1.1 Optional External Protection

# 1.1.1 TRANSIENT VOLTAGE PROTECTION (LOAD DUMP)

An external 27V transient suppressor (TVS) diode, between VBAT and ground, with a  $50\Omega$  resistor in series with the battery supply and the VBAT pin, serves to protect the device from power transients (see Figure 1-2) and ESD events. While this protection is optional, it should be considered as good engineering practice.

#### 1.1.2 REVERSE BATTERY PROTECTION

An external reverse-battery-blocking diode can be used to provide polarity protection (see Figure 1-2). This protection is optional, but should be considered as good engineering practice.

#### 1.2 Internal Protection

#### 1.2.1 ESD PROTECTION

For component-level ESD ratings, please refer to the maximum operation specifications.

#### 1.2.2 GROUND LOSS PROTECTION

The LIN bus specification states that the LIN pin must transition to the recessive state when ground is disconnected. Therefore, a loss of ground effectively forces the LIN line to a hi-impedance level.

#### 1.2.3 THERMAL PROTECTION

The thermal protection circuit monitors the die temperature and is able to shut down the LIN transmitter and voltage regulator. Refer to Table 1-1 for details.

There are three causes for a thermal overload. A thermal shut down can be triggered by any one, or a combination of, the following thermal overload conditions.

- · Voltage regulator overload
- · LIN bus output overload
- Increase in die temperature due to increase in environment temperature

Driving the TXD and checking the RXD pin makes it possible to determine whether there is a bus contention (Rx = low, Tx = high) or a thermal overload condition (Rx = high, Tx = low).

Note: After recovering from a thermal, bus or voltage regulator overload condition, the device will be in the Ready1 mode. In order to go into Operational mode, the CS/ WAKE pin has to be toggled.

TABLE 1-1: SOURCES OF THERMAL OVERLOAD<sup>(1,2)</sup>

| TXD | RXD | Comments                                                                                     |
|-----|-----|----------------------------------------------------------------------------------------------|
| L   | Н   | LIN transmitter shutdown, receiver and voltage regulator active, thermal overload condition. |
| Н   | L   | Regulator shutdown, receiver active, bus contention.                                         |

**Legend:** x = Don't care, L = Low, H = High

Note 1: LIN transceiver overload current on the LIN pin is 200 mA.

2: Voltage regulator overload current on voltage regulator greater than 50 mA.

## 1.3 Modes of Operation

For an overview of all operational modes, please refer to Table 1-2.

#### 1.3.1 POWER-DOWN MODE

In the Power-down mode, the transmitter and the voltage regulator are both off. Only the receiver section and the CS/WAKE pin wake-up circuits are in operation. This is the lowest power mode.

If any bus activity (e.g., a BREAK character) should occur during Power-down mode, the device will immediately enable the voltage regulator. Once the output has stabilized, the device will enter Ready mode.

The part will enter the Operation mode, if the CS/WAKE pin should become active-high ('1').

#### 1.3.2 READY AND READY1 MODES

There are two states for the Ready mode. The only difference between these states is the transition during start-up. The state Ready1 mode ensures that the transition from Ready to Operation mode (once a rising edge of CS/WAKE) occurs without disrupting bus traffic.

Immediately upon entering either Ready1 or Ready mode, the voltage regulator will turn on and provide power. The transmitter portion of the circuit is off, with all other circuits (including the receiver) of the MCP201 being fully operational. The LIN pin is kept in a recessive state.

If a microcontroller is being driven by the voltage regulator output, it will go through a power-on reset and initialization sequence. All other circuits, other than the transmitter, are fully operational. The LIN pin is held in the recessive state.

The device will stay in Ready mode until the CS/WAKE pin transitions high ('1'). After CS/WAKE is active, the transmitter is enabled and the device enters Operation mode.

The device may only enter Power-down mode after going through the Operation mode step.

At power-on of the VBAT supply pin, the component is in either Ready or Ready1 mode, waiting for a CS/WAKE rising edge.

The MCP201 will stay in either mode for  $600~\mu s$  as the regulator powers its internal circuitry and waits until the CS/WAKE pin transitions high. During the  $600~\mu s$  delay, the MCP201 will not recognize a CS/WAKE event. The CS/WAKE transition from low to high should not occur until after this delay.

- The CS input is edge, not level, sensitive.
- The CS pin is not monitored until approximately 600 µs after VREG has stabized.
- The transistion from Ready1 to Ready is made on the falling edge of CS.
- The transition from Ready mode to Operational mode is on the rising edge of CS.

#### 1.3.3 OPERATION MODE

In this mode, all internal modules are operational.

The MCP201 will go into Power-down mode on the falling edge of CS/WAKE.

FIGURE 1-1: OPERATIONAL MODES STATE DIAGRAMS



Note: After power-on, CS will not be sampled until VREG has stabized and an additional 600 µs has elapsed. The microcontroller should toggle CS approximately 1mS after RESET to ensure that CS will be recognized.

**Note:** While the MCP201 is in shutdown, TXD should not be actively driven high. If TXD is driven high actively, it may power internal logic.

## 1.3.4 DESCRIPTION OF BROWNOUT CONDITIONS

As VBAT decreases VREG is regulated to 5.0 VDC (see VREG in **Section 2.2 "DC Specifications"**) while VBAT is greater than 5.5 - 6.0 VDC.

As VBAT decreases further VREG tracks VBAT (VREG = VBAT - (0.5 to 1.0) VDC.

The MCP201 monitors VREG and as long as VREG does not fall below VSD (see VSD in **Section 2.2 "DC Specifications"**), VREG will remain powered.

As VBAT increases VREG will continue to track VBAT until VREG reaches 5.0 VDC.

If VREG falls below VSD, VREG is turned off and the MCP201 powers itself down.

The MCP201 will remain powered down until VBAT increases above Von (see Von in **Section 2.2 "DC Specifications"**.

TABLE 1-2: OVERVIEW OF OPERATIONAL MODES

| State      | Transmitter | Voltage Regulator | Operation                                                                                     | Comments                           |
|------------|-------------|-------------------|-----------------------------------------------------------------------------------------------|------------------------------------|
| POR        | OFF         | OFF               | Read CS/WAKE. If low, then READY. If high, READY1 mode.                                       | Sample FAULT/SLPS and select slope |
| Ready      | OFF         | ON                | If CS/WAKE rising edge, then Operation mode.                                                  | Bus Off state                      |
| Ready1     | OFF         | ON                | If CS/WAKE falling edge, then READY mode.                                                     | Bus Off state                      |
| Operation  | ON          | ON                | If CS/WAKE falling edge, then Power down.                                                     | Normal Operation mode              |
| Power-down | OFF         | OFF               | On LIN bus falling, go to<br>READY mode.<br>On CS/WAKE rising edge, go<br>to Operational mode | Low-Power mode                     |

**Note:** After power-on, CS will not be sampled until VREG has stabized and an additional 600 μs has elapsed. The microcontroller should toggle CS approximately 1mS after RESET to ensure that CS will be recognized.

## 1.4 Typical Applications

## FIGURE 1-2: TYPICAL MCP201 APPLICATION<sup>(1,2)</sup>



- **Note 1:** The load capacitor, Cg, should be a ceramic or tantalum rated for extended temperatures and be in the range of 1.0 22  $\mu$ F with an ESR 0.4 $\Omega$  5 $\Omega$ .
  - 2: CF if the filter capacitor for the external voltage supply.
  - 3: This diode is only needed if CS/WAKE is connected to 12V supply.
  - 4: Transient suppressor diode. Vclamp L = 40V.
  - **5:** These components are for load dump protection.

### FIGURE 1-3: TYPICAL LIN NETWORK CONFIGURATION



### 1.5 Pin Descriptions

TABLE 1-3: MCP201 PINOUT OVERVIEW

| Devices                 | Bond Pad   | Function                                   |  |  |
|-------------------------|------------|--------------------------------------------|--|--|
| 8-Pin PDIP/<br>SOIC/DFN | Name       | Normal Operation                           |  |  |
| 1                       | RXD        | Receive Data Output (CMOS output)          |  |  |
| 2                       | CS/WAKE    | Chip Select (TTL-HV input)                 |  |  |
| 3                       | VREG       | Power Output                               |  |  |
| 4                       | TXD        | Transmit Data Input (TTL)                  |  |  |
| 5                       | Vss        | Ground                                     |  |  |
| 6 LIN                   |            | LIN bus (bidirectional-HV)                 |  |  |
| 7                       | VBAT       | Battery                                    |  |  |
| 8                       | FAULT/SLPS | Fault Detect Output,<br>Slope Select Input |  |  |

**Legend:** TTL = TTL input buffer, HV = High Voltage (VBAT)

## 1.5.1 RECEIVE DATA OUTPUT (RXD)

The Receive Data Output pin is a standard CMOS output and follows the state of the LIN pin.

The LIN receiver monitors the state of the LIN pin and generates the output signal RXD.

#### 1.5.2 CS/WAKE

Chip Select Input pin. This pin controls whether the part goes into READY1 or READY mode at power-up. The internal pull-down resistor will keep the CS/WAKE pin low. This is done to ensure that no disruptive data will be present on the bus while the microcontroller is executing a Power-on Reset and I/O initialization sequence. The pin must see a low-to-high transition to activate the transmitter.

After CS/WAKE transitions to '1', the transmitter is enabled. If CS/WAKE = '0', the device is in Ready1 mode on power-up or in Low-Power mode. In Low-Power mode, the voltage regulator is shut down, the transmitter driver is disabled and the receiver logic is enabled.

An external switch (see Figure 1-2) can then wake up both the transceiver and the microcontroller. An external-blocking diode and current-limiting resistor are necessary to protect the microcontroller I/O pin.

Note: On POR, the MCP201 enters Ready or Ready1 mode (see Figure 1-1). In order to enter Operational mode, the MCP201 has to see one rising edge on CS/WAKE 600 µs after the voltage regulator reaches 5V.

#### 1.5.3 POWER OUTPUT (VREG)

Positive Supply Voltage Regulator Output pin.

#### 1.5.4 TRANSMIT DATA INPUT (TXD)

The Transmit Data Input pin has an internal pull-up to VREG. The LIN pin is low (dominant) when TXD is low, and high (recessive) when TXD is high.

In case the thermal protection detects an over-temperature condition while the signal TXD is low, the transmitter is shutdown. The recovery from the thermal shutdown is equal to adequate cooling time.

#### 1.5.5 GROUND (Vss)

Ground pin.

#### 1.5.6 LIN

The bidirectional LIN bus Interface pin is the driver unit for the LIN pin and is controlled by the signal TXD. LIN has an open collector output with a current limitation. To reduce EMI, the edges during the signal changes are slope-controlled.

### 1.5.7 BATTERY (VBAT)

Battery Positive Supply Voltage pin. This pin is also the input for the internal voltage regulator.

#### 1.5.8 FAULT/SLPS

FAULT Detect Output, Slope Select Input.

This pin is usually in Output mode. Its state is defined as shown in Table 1-5.

The state of this pin is internally sampled during power-on of VBAT. Once VBAT has reached a stable level, (approximately 6 VDC) and VREG is stable at 4.75 to 5.25 VDC, the state of this pin selects which slew rate profile to apply to the LIN output. It is only during this time that the pin is used as an input (the output driver is off during this time). The slope will stay selected until the next VBAT power-off/power-on sequence, regardless of any power-down, wake-up or SLEEP events. Only a VBAT rising state will cause a sampling of the FAULT/SLPS pin. The Slope selection will be made irrespective of the state of any other pin.

The FAULT/SLPS pin is connected to either VREG or VSS through a resistor (approximately 100 k $\Omega$ ) to make the slope selection. This large resistance allows the FAULT indication function to overdrive the resistor in normal operation mode.

If the  $\overline{\text{FAULT}}/\text{SLPS}$  is high ('1'), the normal slope shaping is selected (dv/dt = 2 V/ $\mu$ s). If  $\overline{\text{FAULT}}/\text{SLPS}$  is low ('0') during this time, the alternate slope-shaping is selected (dv/dt = 4 V/ $\mu$ s). This mode can be used if a user desires to run at a faster slope. This mode is not LIN compliant.

TABLE 1-4: FAULT / SLPS SLOPE SELECTION DURING POR

| FAULT/SLPS | Slope Shaping            |
|------------|--------------------------|
| Н          | Normal                   |
| L          | Alternate <sup>(1)</sup> |

**Note 1:** This mode does not conform to LIN bus specification version 1.3, but might be used for K-line applications.

| Note: | This pin is '0' whenever the internal circuits |
|-------|------------------------------------------------|
|       | have detected a short or thermal excursion     |
|       | and have disabled the LIN output driver.       |

| Note: | Every time TX is toggled, a Fault condition  |
|-------|----------------------------------------------|
|       | will occur for the length of time, depending |
|       | on the bus load. The Fault time is equal to  |
|       | the propagation delay.                       |

TABLE 1-5: FAULT / SLPS TRUTH TABLE

| TXD In | RXD Out | LIN Bus I/O | Thermal<br>Override | FAULT / SLPS Out | Comments               |  |
|--------|---------|-------------|---------------------|------------------|------------------------|--|
| L      | Н       | VBAT        | OFF                 | L                | Bus shorted to battery |  |
| Н      | Н       | VBAT        | OFF                 | Н                | Bus recessive          |  |
| L      | L       | GND         | OFF                 | Н                | Bus dominant           |  |
| Н      | L       | GND         | OFF                 | L                | Bus shorted to ground  |  |
| Х      | Х       | VBAT        | ON                  | L                | Thermal excursion      |  |

**Legend:** x = don't care

## 1.6 Internal Voltage Regulator

The MCP201 has a low drop-out voltage, positive regulator capable of supplying 5.00 VDC ±5% at up to 50 mA of load current over the entire operating temperature range. With a load current of 50 mA, the minimum input-to-output voltage differential required for the output to remain in regulation is typically +0.5V (+1V maximum over the full operating temperature range). Quiescent current is less than 1.0 mA, with a full 50 mA load current, when the input-to-output voltage differential is greater than +2V.

The regulator requires an external output bypass capacitor for stability. The capacitor should be either a ceramic or tantalum for stable operation over the extended temperature range. The compensation capacitor should range from 1.0 µf - 22 µf and have a ESR or CSR of  $0.4\Omega-5.0\Omega.$  The input capacitor, CF, in Figure 1.4 should be on the order of 8 to 10 times larger than the output capacitor, CG.

Designed for automotive applications, the regulator will protect itself from reverse battery connections, double-battery jumps and up to +40V load dump transients. The voltage regulator has both short-circuit and thermal shutdown protection built-in.

Regarding the correlation between VBAT, VREG and IDD, please refer to Figure 1-4 through 1-6. When the input voltage (VBAT) drops below the differential needed to provide stable regulation, the output VREG will track the input down to approximately 3.5V, at which point the regulator will turn off. This will allow microcontrollers with internal POR circuits to generate a clean arming of the Power-on Reset trip point. The MCP201 will then monitor VBAT and turn on the regulator when VBAT is

6.0V. The device will come up in either READY1 or READY mode and will have to be transitioned to Operational mode to re-enable data transmission.

In the start phase, VBAT must be at least 6.0V (Figure 1-4) to initiate operation during power-up. In Power-down mode, the VBAT monitor will be turned off.

The regulator has a thermal shutdown. If the thermal protection circuit detects an overtemperature condition caused by an overcurrent condition (Figure 1-6) of the regulator, it will shut down.

The regulator has an overload current limiting. During a short-circuit, VREG is monitored. If VREG is lower than 3.5V, the regulator will turn off. After a thermal recovery time, the VREG will be checked again. If there is no short-circuit (VREG > 3.5V), the regulator will be switched back on. The MCP201 will come up in either READY1 or READY mode and will have to be transitioned to Operational mode to re-enable data transmission.

The accuracy of the voltage regulator, when using a pass transistor, will degrade due to the extra external components needed. All performance characteristics should be evaluated on every design.





FIGURE 1-5: VOLTAGE REGULATOR OUTPUT ON POWER DIP



- Note 1: Voltage regulator on.
  - 2: VREG  $\leq$  5.5V, regulator tracks VBAT until VREG < 3.5V.
  - **3:** VREG < 3.5V, regulator is off. If the voltage regulator should shut off due to VREG falling below 3.5V, the VBAT must rise to 6.0V to turn VREG back on.
  - **4:** VREG > 4.0V, voltage regulator tracks VDD, when VREG > 4.0V.



## 1.7 ICSP™ Considerations

The following should be considered when the MCP201 is connected to pins supporting in-circuit programming:

- Power used for programming the microcontroller should be supplied from the programmer, not from the MCP201
- The MCP201 should be left unpowered
- The voltage on VREG should not exceed the maximum output voltage of VREG
- The TXD pin should not be brought high during programming



NOTES:

## 2.0 ELECTRICAL CHARACTERISTICS

## 2.1 Absolute Maximum Ratings†

| VIN DC Voltage on Logic pins except CS/WAKE                                         | 0.3 to VREG+0.3V |
|-------------------------------------------------------------------------------------|------------------|
| VIN DC Voltage on CS/WAKE                                                           | 0.3 to VBAT+0.3V |
| VBAT Battery Voltage, non-operating (LIN bus recessive, no regulator load, t < 60s) | 0.3 to +40V      |
| VBAT Battery Voltage, transient (Note 1)                                            | 0.3 to +40V      |
| VBAT Battery Voltage, continuous                                                    | 0.3 to +30V      |
| VLBUS Bus Voltage, continuous                                                       | 18 to +30V       |
| VLBUS Bus Voltage, transient (Note 1)                                               | 27 to +40V       |
| ILBUS Bus Short Circuit Current Limit                                               | 200 mA           |
| ESD protection on LIN, VBAT (Human Body Model) (Note 2)                             | >4 kV            |
| ESD protection on all other pins (Human Body Model) (Note 2)                        | >2 kV            |
| Maximum Junction Temperature                                                        | 150°C            |
| Storage Temperature                                                                 | 55 to +150°C     |
|                                                                                     |                  |

Note 1: ISO 7637/1 load dump compliant (t < 500 ms).

2: According to JESD22-A114-B.

**† NOTICE**: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## 2.2 DC Specifications

| DC Specifications |                                                                                          | Electrical Characteristics: Unless otherwise indicated, all limits are specified for: VBAT = 6.0V to 18.0V TAMB = -40°C to +125°C |                  |             |       |                                                               |  |  |
|-------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-------|---------------------------------------------------------------|--|--|
| 0                 | Paramatan                                                                                |                                                                                                                                   | CLOADREG = 10 µF |             |       |                                                               |  |  |
| Sym.              | Parameter                                                                                | Min.                                                                                                                              | Тур.             | Max.        | Units | Conditions                                                    |  |  |
| IBATQ             | Power  VBAT Quiescent Operating Current (voltage regulator without load and transceiver) | _                                                                                                                                 | 0.45             | 1.0         | mA    | IVREG = 0 mA, LIN bus pin recessive, (Note 3)                 |  |  |
| IBAT              | VBAT Power-down Current transceiver only                                                 | _                                                                                                                                 | 23               | 50          | μΑ    | CS/WAKE = High, voltage regulator disabled                    |  |  |
| IDDQ              | VREG Quiescent Operating Current                                                         | _                                                                                                                                 | 500              | _           | μΑ    | (Note 2)                                                      |  |  |
| IVREG             | VREG maximum output current                                                              | _                                                                                                                                 | _                | 50          | mA    | (Note 4)                                                      |  |  |
|                   | Microcontroller Interface                                                                |                                                                                                                                   |                  |             |       |                                                               |  |  |
| VIH               | High-level Input Voltage (TXD, FAULT/SLPS)                                               | 2.0                                                                                                                               | _                | VREG + 0.3  | ٧     |                                                               |  |  |
| VIL               | Low-level Input Voltage (TXD, FAULT/SLPS)                                                | -0.3                                                                                                                              | _                | 0.15 x VREG | V     |                                                               |  |  |
| IIHTXD            | High-level Output Current (TXD)                                                          | -90                                                                                                                               | _                | +30         | μΑ    | Input voltage = 4V                                            |  |  |
| IILTXD            | Low-level Output Current (TXD)                                                           | -150                                                                                                                              | _                | -10         | μΑ    | Input voltage = 1V (though > 50 k $\Omega$ internal pull-up)  |  |  |
| VIHCS/<br>WAKE    | High-level Input Voltage (CS/WAKE)                                                       | 3.0                                                                                                                               | _                | Vват        | V     | Through an external current-limiting resistor (10 $k\Omega$ ) |  |  |
| VILCS/<br>WAKE    | Low-level Input Voltage (CS/WAKE)                                                        | -0.3                                                                                                                              | _                | 1.0         | V     |                                                               |  |  |
| IIHCS/<br>WAKE    | High-level Input Current (CS/WAKE)                                                       | -10                                                                                                                               | _                | +80         | μΑ    | Input voltage = 4V (though >100 kΩ internal pull-down)        |  |  |
| IILCS/<br>WAKE    | Low-level Input Current (CS/WAKE)                                                        | 5                                                                                                                                 | _                | 30          | μΑ    | Input voltage = 1V                                            |  |  |
| VOHRXD            | High-level Output Voltage (RXD)                                                          | 0.8<br>VREG                                                                                                                       | _                | _           |       | IOH = -4 mA                                                   |  |  |
| VOLRXD            | Low-level Output Voltage (RXD)                                                           | _                                                                                                                                 | _                | 0.2 VREG    |       | IOL = 4 mA                                                    |  |  |
| Note 1:           | Internal current limited 2.0 mg                                                          |                                                                                                                                   |                  | /D: =       |       | 2 4 3 / T                                                     |  |  |

- **Note 1:** Internal current limited. 2.0 ms typical recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBAT, TAMB = 25C. Recovery time highly dependent on ambient temperature, package and thermal resistance).
  - 2: For design guidance only, not tested.
  - 3: This current is at the VBAT pin.
  - **4:** The maximum power dissipation is a function of TJMAX,  $\Theta$ JA and ambient temperature TA. The maximum allowable power dissipation at an ambient temperature is PD = (TJMAX TA) $\Theta$ JA. If this dissipation is exceeded, the die temperature will rise above 150°C and the MCP201 will go into thermal shutdown.

## 2.2 DC Specifications (Continued)

| DC Specifications |                                                   | Electrical Characteristics: Unless otherwise indicated, all limits are specified for: VBAT = 6.0V to 18.0V TAMB = -40°C to +125°C CLOADREG = 10 µF |    |          |       |                                                         |  |  |
|-------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----|----------|-------|---------------------------------------------------------|--|--|
| Sym.              | Parameter                                         | Min. Typ. Max. Units Conditions                                                                                                                    |    |          |       |                                                         |  |  |
|                   | Bus Interface                                     |                                                                                                                                                    |    | T        | 1     |                                                         |  |  |
| VIHLBUS           | High-level Input Voltage (LBUS)                   | 0.6 VBAT                                                                                                                                           | _  | 18       | V     | Recessive state                                         |  |  |
| VILLBUS           | Low-level Input Voltage (LBUS)                    | -8                                                                                                                                                 | _  | 0.4 VBAT | V     | Dominant state                                          |  |  |
| VHYS              | Input Hysteresis                                  | 0.05<br>VBAT                                                                                                                                       | 1  | 0.1 VBAT | V     | VIH - VIL                                               |  |  |
| lol               | Low-level Output Current (LBUS)                   | 40                                                                                                                                                 | _  | 200      | mA    | Output voltage = 0.1 VBAT,<br>VBAT = 12V                |  |  |
| Ю                 | High-level Output Current (LBUS)                  | -20                                                                                                                                                | _  | 20       | μA    | VBUS ≥ VBAT, VLBUS < 40V                                |  |  |
| lΡ                | Pull-up Current on Input (LBUS)                   | -180                                                                                                                                               | _  | -60      | μΑ    | Approx. 30 k $\Omega$ internal pull-up @ VIH = 0.7 VBAT |  |  |
| Isc               | Short-circuit Current-Limit                       | 50                                                                                                                                                 | _  | 200      | mA    | (Note 1)                                                |  |  |
| Voн               | High-level Output Voltage (LBUS)                  | 0.8 VBAT                                                                                                                                           | _  | _        | V     |                                                         |  |  |
| Vol               | Low-level Output Voltage (LBUS)                   | _                                                                                                                                                  | _  | 0.2 VBAT | V     |                                                         |  |  |
|                   | Voltage Regulator                                 |                                                                                                                                                    |    |          |       |                                                         |  |  |
| VREG              | Output Voltage                                    | 4.75                                                                                                                                               | _  | 5.25     | V     | 0 mA > IOUT > 50 mA,<br>7.0V < VBAT < 18V               |  |  |
| VREG1             | Output Voltage                                    | 4.4                                                                                                                                                | _  | 5.25     | V     | 0 mA > IOUT > 50 mA,<br>6.0V < VBAT < 7.0V              |  |  |
| $\Delta V$ REG1   | Line Regulation                                   | _                                                                                                                                                  | 10 | 50       | mV    | IOUT = 1 mA, 7.0V < VBAT < 18V                          |  |  |
| ΔVREG2            | Load Regulation                                   | _                                                                                                                                                  | 10 | 50       | mV    | 5 mA < IOUT < 50 mA,<br>VBAT = Constant                 |  |  |
| VN                | Output Noise Voltage                              | _                                                                                                                                                  | _  | 400      | μVRMS | 1 VRMS @ 10 Hz - 100 kHz                                |  |  |
| Vsd               | Shutdown Voltage (monitoring VREG)                | 3.5                                                                                                                                                | _  | 4.0      | V     | See Figure 1-4                                          |  |  |
| Von               | Input Voltage to Turn On Output (monitoring VBAT) | 5.5                                                                                                                                                | _  | 6.0      | V     |                                                         |  |  |

**Note 1:** Internal current limited. 2.0 ms typical recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBAT, TAMB = 25C. Recovery time highly dependent on ambient temperature, package and thermal resistance).

<sup>2:</sup> For design guidance only, not tested.

**<sup>3:</sup>** This current is at the VBAT pin.

<sup>4:</sup> The maximum power dissipation is a function of TJMAX, OJA and ambient temperature TA. The maximum allowable power dissipation at an ambient temperature is PD = (TJMAX - TA)OJA. If this dissipation is exceeded, the die temperature will rise above 150°C and the MCP201 will go into thermal shutdown.

## 2.3 AC Specifications

| AC Specifications     |                                                                                             | Electrical Characteristics: Unless otherwise indicated, all limits are specified for: VBAT = 6.0V to 18.0V TAMB = -40°C to +125°C |         |     |       |                                                     |  |  |  |
|-----------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------|-----------------------------------------------------|--|--|--|
| Symbol                | Parameter                                                                                   | Min                                                                                                                               | Typical | Max | Units | Conditions                                          |  |  |  |
|                       | Bus Interface                                                                               |                                                                                                                                   |         |     |       |                                                     |  |  |  |
| dV/dt                 | Slope Rising and Falling Edges                                                              | 1.0                                                                                                                               | 2.0     | 3.0 | V/µs  | (40% to 60%), No Load                               |  |  |  |
| dV/dt                 | Slope Rising and Falling edges<br>ALTERNATE                                                 | 2.0                                                                                                                               | 4.0     | 6.0 | V/µs  | (Note 1), No Load                                   |  |  |  |
| t <sub>TRANSPD</sub>  | Propagation Delay of Transmitter                                                            | _                                                                                                                                 | _       | 6.0 | μS    | t <sub>RECPD</sub> = max                            |  |  |  |
| t <sub>RECPD</sub>    | Propagation Delay of Receiver                                                               | _                                                                                                                                 | _       | 6.0 | μS    | (t <sub>RECPDR</sub> or t <sub>RECPDF</sub> )       |  |  |  |
| t <sub>RECSYM</sub>   | Symmetry of Propagation Delay of<br>Receiver Rising Edge with Respect<br>to Falling Edge    | -2.0                                                                                                                              | _       | 2.0 | μS    | t <sub>RECSYM</sub> = max                           |  |  |  |
| tTRANSSYM             | Symmetry of Propagation Delay of<br>Transmitter Rising Edge with<br>Respect to Falling Edge | -2.0                                                                                                                              | _       | 2.0 | μS    | $t_{TRANSSYM} = max$ $(t_{TRANSPDF} - t_{RANSPDR})$ |  |  |  |
|                       | Voltage Regulator                                                                           |                                                                                                                                   |         |     |       |                                                     |  |  |  |
| t <sub>BACTVE</sub>   | Bus Activity to Voltage Regulator<br>Enabled                                                | 10                                                                                                                                | _       | 40  | μS    | Bus debounce time                                   |  |  |  |
| t <sub>VEVR</sub>     | Voltage Regulator Enabled to Ready                                                          | _                                                                                                                                 | 50      | 200 | μS    | (Note 2)                                            |  |  |  |
| t <sub>VREGPO</sub> R | Voltage Regulator Enabled to Ready after POR                                                | _                                                                                                                                 | _       | 2.5 | ms    | (Note 2) CLOAD = 25 nF                              |  |  |  |
| t <sub>CSOR</sub>     | Chip Select to Operation Ready                                                              | 0                                                                                                                                 | 50      | 200 | μS    | (Note 2)                                            |  |  |  |
| t <sub>CSPD</sub>     | Chip Select to Power-down                                                                   | 0                                                                                                                                 | _       | 40  | μS    | (Note 2) No CLOAD                                   |  |  |  |
| <sup>t</sup> shutdown | Short-Circuit to Shutdown                                                                   | _                                                                                                                                 | 450     | _   | μS    | Characterized but not tested                        |  |  |  |
| tscrec                | Short-Circuit Recovery Time                                                                 | _                                                                                                                                 | 2.0     | _   | ms    | Characterized but not tested (Note 3)               |  |  |  |

- Note 1: The mode does not conform to LIN Bus specification version 1.3.
  - 2: Time depends on external capacitance and load.
  - 3: Internal current limited. 2.0 ms typical recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBAT, TAMB = 25C. Recovery time highly dependent on ambient temperature, package, and thermal resistance).

TABLE 2-1: MCP201 THERMAL SPECIFICATIONS

| Sym                   | Parameter                                             | Min | Typical | Max | Units | Test Conditions                       |
|-----------------------|-------------------------------------------------------|-----|---------|-----|-------|---------------------------------------|
| θ <sub>RECOVERY</sub> | Recovery Temperature (junction temperature)           | _   | +135    |     | °C    | Characterized but not tested          |
| θ <sub>SHUTDOWN</sub> | Shutdown Temperature (junction temperature)           | _   | +155    | _   | °C    | Characterized but not tested          |
| t <sub>THERM</sub>    | Thermal Recovery Time (after Fault condition removed) | _   | 2.0     | l   | ms    | Characterized but not tested (Note 1) |

**Note 1:** Internal current limited. 2.0 ms typical recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBAT, TAMB = 25C. Recovery time highly dependent on ambient temperature, package, and thermal resistance).

## 2.4 Timing Diagrams and Specifications

FIGURE 2-1: BUS TIMING DIAGRAM



FIGURE 2-2: REGULATOR TIMING DIAGRAM ON CS/WAKE SIGNAL



FIGURE 2-3: REGULATOR TIMING DIAGRAM ON BUS ACTIVITY







## 3.0 CHARACTERIZATION GRAPHS

FIGURE 3-1: IDD(mA) vs. VBAT





FIGURE 3-2: REGULATOR VOLTAGE (V) VS. REGULATOR CURRENT



FIGURE 3-3: REGULATOR CHANGE (V) VS. LINE VOLTAGE CHANGE

**Load Regulation** Regulator Change (mV) vs. Regulator Load Change (mA) 70 --- Regulator Change (mV) -40C VBAT = 18V → Regulator Change (mV) -40C VBAT = 14.4V 60 → Regulator Change (mV) -40C VBAT = 8.0V -- Regulator Change (mV) -40C VBAT = 6.0V 50 Regular Charge (mV) Regulator Change (mV) 25C VBAT = 18V → Regulator Change (mV) 25C VBAT = 14.4V 40 Regulator Change (mV) 25C VBAT = 8.0V -- Regulator Change (mV) 25C VBAT = 6.0V 30 Regulator Change (mV) 125C VBAT = 18V → Regulator Change (mV) 125C VBAT = 14.4V → Regulator Change (mV) 125C VBAT = 8.0V 20 ■ Regulator Change (mV) 125C VBAT = 6.0V dap/jx 10 3/3/03 30 parts Y1004 B2 0 60 0 10 20 30 40 50 Regular Load Current Change (mA)

LOAD REGULATION REGULATOR CHANGE VS. REGULATOR LOAD CHANGE FIGURE 3-4:



FIGURE 3-5: FALLING EDGE NORMAL DV/DT VS. VBAT

FIGURE 3-6: RISING EDGE NORMAL DV/DT VS. VBAT Rising Edge Normal dV/dT (V/µs) vs. VBAT(V) 2.2 Rising Edge Normal dVdT (V/µs) -40(C) 2.1 Rising Edge Normal dVdT (V/µs) 25(C) Rising Edge Normal dV/dT (V/µs) 2.0 Rising Edge Normal 1.9 dVdT (V/μs) 125(C) 1.8 dap/jx 3/6/03 1.7 30 parts Y1004 B2 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 6 8 10 12 14 16 20 4 18 VBAT(V)





FIGURE 3-8: VOLTAGE REGULATOR ACTIVE TIME VS. VBAT





FIGURE 3-10: CHIP SELECT TO POWER DOWN





FIGURE 3-11: PROPAGATION DELAY OF TRANSMITTER

FIGURE 3-12: PROPAGATION DELAY OF RECEIVER



## 4.0 PACKAGING INFORMATION

## 4.1 Package Marking Information

8-Lead DFN-S



8-Lead PDIP (300 mil)



8-Lead SOIC (150 mil)



Example:



Example:



### Example:



Legend: XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

# 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S] PUNCH SINGULATED

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            | MILLIMETERS   |      |      |
|--------------------------|------------------|---------------|------|------|
|                          | Dimension Limits | MIN           | NOM  | MAX  |
| Number of Pins           | N                | 8             |      |      |
| Pitch                    | е                | 1.27 BSC      |      |      |
| Overall Height           | A                | -             | 0.85 | 1.00 |
| Molded Package Thickness | A2               | _             | 0.65 | 0.80 |
| Standoff                 | A1               | 0.00          | 0.01 | 0.05 |
| Base Thickness           | A3               | 0.20 REF      |      |      |
| Overall Length           | D                | 4.92 BSC      |      |      |
| Molded Package Length    | D1               | 4.67 BSC      |      |      |
| Exposed Pad Length       | D2               | 3.85 4.00 4.1 |      |      |
| Overall Width            | E                | 5.99 BSC      |      |      |
| Molded Package Width     | E1               | 5.74 BSC      |      |      |
| Exposed Pad Width        | E2               | 2.16          | 2.31 | 2.46 |
| Contact Width            | b                | 0.35          | 0.40 | 0.47 |
| Contact Length           | L                | 0.50          | 0.60 | 0.75 |
| Contact-to-Exposed Pad   | K                | 0.20          | _    | =    |
| Model Draft Angle Top    | ф                | -             | _    | 12°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package may have one or more exposed tie bars at ends.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

 ${\it BSC: Basic Dimension. Theoretically exact value shown without tolerances.}$ 

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-113B

## 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units          |          | INCHES |      |
|----------------------------|----------------|----------|--------|------|
| Din                        | nension Limits | MIN NOM  |        | MAX  |
| Number of Pins             | N              | 8        |        |      |
| Pitch                      | е              | .100 BSC |        |      |
| Top to Seating Plane       | А              | _        | _      | .210 |
| Molded Package Thickness   | A2             | .115     | .130   | .195 |
| Base to Seating Plane      | A1             | .015     | -      | -    |
| Shoulder to Shoulder Width | E              | .290     | .310   | .325 |
| Molded Package Width       | E1             | .240     | .250   | .280 |
| Overall Length             | D              | .348     | .365   | .400 |
| Tip to Seating Plane       | L              | .115     | .130   | .150 |
| Lead Thickness             | С              | .008     | .010   | .015 |
| Upper Lead Width           | b1             | .040     | .060   | .070 |
| Lower Lead Width           | b              | .014     | .018   | .022 |
| Overall Row Spacing §      | eB             | -        | -      | .430 |

## Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |          | MILLMETERS |     |      |
|--------------------------|----------|------------|-----|------|
| Dimension                | n Limits | MIN        | NOM | MAX  |
| Number of Pins           | Ν        | 8          |     |      |
| Pitch                    | е        | 1.27 BSC   |     |      |
| Overall Height           | Α        | _          | _   | 1.75 |
| Molded Package Thickness | A2       | 1.25       | _   |      |
| Standoff §               | A1       | 0.10       | _   | 0.25 |
| Overall Width            | Е        | 6.00 BSC   |     |      |
| Molded Package Width     | E1       | 3.90 BSC   |     |      |
| Overall Length           | D        | 4.90 BSC   |     |      |
| Chamfer (optional)       | h        | 0.25       | -   | 0.50 |
| Foot Length              | L        | 0.40       | _   | 1.27 |
| Footprint                | L1       | 1.04 REF   |     |      |
| Foot Angle               | ф        | 0°         | -   | 8°   |
| Lead Thickness           | С        | 0.17       | -   | 0.25 |
| Lead Width               | b        | 0.31       | _   | 0.51 |
| Mold Draft Angle Top     | α        | 5°         | _   | 15°  |
| Mold Draft Angle Bottom  | β        | 5°         | -   | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-057B

## **APPENDIX A: REVISION HISTORY**

Revision F (January 2007)

This revision includes updates to the packaging diagrams.



NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.           | <u>x</u>                                                                                                                          | Exa | amples:       |                                                            |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------------------------------------------------------|
| Device '           | Temperature Package<br>Range                                                                                                      | a)  | MCP201-E/SN:  | Extended Temperature, SOIC package.                        |
|                    |                                                                                                                                   | b)  | MCP201-E/P:   | Extended Temperature, PDIP package.                        |
| Device:            | MCP201: LIN Transceiver with Voltage Regulator MCP201T: LIN Transceiver with Voltage Regulator (Tape and Reel)                    | c)  | MCP201-I/SN:  | Industrial Temperature,<br>SOIC package.                   |
|                    | , ,                                                                                                                               | d)  | MCP201-I/P:   | Industrial Temperature, PDIP package.                      |
| Temperature Range: | I = -40°C to +85°C<br>E = -40°C to +125°C                                                                                         | e)  | MCP201T-I/SN: | Tape and Reel,<br>Industrial Temperature,<br>SOIC package. |
| Package:           | MF = Dual Flatpack, No-Lead (6x5 mm Body), 8-lead P = Plastic DIP (300 mil Body), 8-lead SN = Plastic SOIC (150 mil Body), 8-lead | f)  | MCP201T-E/SN: | Tape and Reel,<br>Extended Temperature,<br>SOIC package.   |
|                    |                                                                                                                                   | g)  | MCP201-E/MF:  | Extended Temperature, DFN package.                         |
|                    |                                                                                                                                   | h)  | MCP201T-E/MF: | Tape and Reel,<br>Extended Temperature,<br>DFN package.    |



NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, Keeloq, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, Mindi, MiWi, MPASM, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** 

Mississauga, Ontario, Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Habour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Gumi

Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Malaysia - Penang Tel: 60-4-646-8870 Fax: 60-4-646-5086

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu

Tel: 886-3-572-9526

Fax: 886-3-572-6459

Taiwan - Kaohsiung Tel: 886-7-536-4818

Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

12/08/06