

# **SPT5240**

## SEMICONDUCTOR® 10-BIT, 400 MHz CURRENT OUTPUT D/A CONVERTER

## PRELIMINARY INFORMATION

**DECEMBER 15, 2001** 

## **FEATURES**

- 400 MWPS update rate
- · Differential current output
- +3.3 V power supply
- Ultralow power dissipation:
   140 mW (typ) @f<sub>CLK</sub> = 400 MHz
- Power-down mode draws less than 5 nA from AV<sub>DD</sub> and 200 μA from DV<sub>DD</sub> with no clock or data
- Excellent AC performance:
   SFDR = -57 dBc for f<sub>CLK</sub> = 400 MHz and f<sub>OUT</sub> = 1.27 MHz
- · Internal reference

## **APPLICATIONS**

- Battery-operated devices
- · Portable RF devices
- · Set top boxes
- · Video displays
- · Broadband RF
- High-speed test equipment

#### **GENERAL DESCRIPTION**

The SPT5240 is a 10-bit digital-to-analog converter that performs at an update rate of 400 M words per second. The part is implemented in a 0.25  $\mu m$  CMOS process. The architecture achieves excellent high-frequency performance with very low power dissipation. This makes it ideal

for all types of battery-operated equipment requiring highspeed digital-to-analog conversion.

The SPT5240 operates over an extended industrial temperature range from –40 °C to +85 °C and is available in a 32-lead TQFP package.

## **BLOCK DIAGRAM**



## ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur) 25 °C

| Supply Voltages         3.7 V           AV <sub>DD</sub> 3.7 V           DV <sub>DD</sub> 3.7 V           A/D ground voltage differential         0.5 V | Note: This is a No Load reference. Any load applied will cause a |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Input Voltages  D <sub>IN</sub> 0.5 V to DV <sub>DD</sub> +0.5 V  Clock0.5 V to DV <sub>DD</sub> +0.5 V                                                 |                                                                  |

**Note:** Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications.

## **ELECTRICAL SPECIFICATIONS**

 $T_A = 25^{\circ}$  C,  $AV_{DD} = DV_{DD} = 3.3$  V,  $f_{OUT} = 1.27$  MHz,  $f_{CLK} = 400$  MHz, Clock Duty Cycle = 50%,  $I_{OUT} = 20$  mA,  $R_L = 50$   $\Omega$ , unless otherwise specified.

| PARAMETERS                                                                                                                                                                                                                                                      | TEST<br>CONDITIONS                                 | TEST<br>LEVEL              | SPT5240<br>MIN TYP                                                  | MAX | UNITS                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------|---------------------------------------------------------------------|-----|------------------------------------------------------------------------|
| DC Performance Resolution Differential Linearity Error (DLE) Integral Linearity Error (ILE) Max Offset Error Full-Scale Error Gain Error Maximum Full-Scale Output Current Output Compliance Voltage Minimum Output Impedance Gain Error Tempco                 | f <sub>CLK</sub> =1 MHz<br>f <sub>CLK</sub> =1 MHz | V<br>V<br>V<br>V<br>V<br>V | 10<br>±0.9<br>±1.34<br>20<br>±5<br>±5<br>40<br>+1.25<br>250<br>±100 |     | Bits<br>LSB<br>LSB<br>nA<br>% FS<br>% FS<br>mA<br>V<br>kΩ<br>ppm FS/°C |
| AC Performance  Maximum Output Update Rate Glitch Energy Settling Time (t <sub>settling</sub> ) Output Rise Time Output Fall Time Output Slew Rate Rising Edge Output Slew Rate Falling Edge Spurious Free Dynamic Range (SFDR) Total Harmonic Distortion (THD) | See figure 1                                       | V<br>V<br>V<br>V<br>V<br>V | 400<br>2.23<br>104<br>1.22<br>1.36<br>802<br>656<br>57<br>–54       |     | MWPS pV-s ns ns ns v/\mus V/\mus dBc dBc                               |
| Digital Data Input  VIH Minimum  VIL Maximum  Logic "1" Current  Logic "0" Current  Input Setup Time (t <sub>S</sub> )  Input Hold Time (t <sub>H</sub> )  Output Delay Time (t <sub>D</sub> )  Clock Feedthrough                                               | See figure 1<br>See figure 1<br>See figure 1       | V<br>V<br>V<br>V<br>V      | +2.1<br>+1.3<br>±10<br>±10<br>590<br>410<br>1 clk+4ns<br>-29        |     | V<br>V<br>μA<br>μA<br>ps<br>ps<br>ns<br>dBFS                           |
| Reference<br>Reference Voltage                                                                                                                                                                                                                                  |                                                    | V                          | +1.17                                                               |     | V                                                                      |

## **ELECTRICAL SPECIFICATIONS**

 $T_A = 25^{\circ}$  C,  $AV_{DD} = DV_{DD} = 3.3$  V,  $f_{OUT} = 1.27$  MHz,  $f_{CLK} = 400$  MHz, Clock Duty Cycle = 50%,  $I_{OUT} = 20$  mA,  $R_L = 50$   $\Omega$ , unless otherwise specified.

| PARAMETERS                                                                                                                                                                                    | TEST<br>CONDITIONS                                                                                                                     | TEST<br>LEVEL | SPT5240<br>MIN TYP                                             | MAX | UNITS                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------|-----|--------------------------------------------------------|
| Power Supply Requirements  Digital Supply Voltage  Analog Supply Voltage  Supply Current Sleep Mode  AVDD  DVDD  AVDD  DVDD  PWD Pin Current  Power Supply Rejection Ratio  Power Dissipation | 50 MHz Clock<br>50 MHz Clock<br>Clock/Data Off<br>Clock/Data Off<br>Clock/Data Off<br>20 mA I <sub>OUT</sub><br>12 mA I <sub>OUT</sub> | <<<<<< <<     | +3.3<br>+3.3<br>410<br>1<br>4<br>193<br>83<br>50<br>196<br>140 |     | V<br>V<br>nA<br>mA<br>nA<br>µA<br>µA<br>dB<br>mW<br>mW |
| Clock Input  V <sub>IH</sub> Minimum  V <sub>IL</sub> Maximum Input Current                                                                                                                   |                                                                                                                                        | <<<           | +1.5<br>+1.2<br>±10                                            |     | V<br>V<br>μΑ                                           |

#### **TEST LEVEL CODES**

All electrical characteristics are subject to the following conditions:

All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition.

#### LEVEL TEST PROCEDURE

I 100% production tested at the specified temperature.

II 100% production tested at  $T_A$  = +25 °C, and sample tested at the specified temperatures.

III QA sample tested only at the specified temperatures.

IV Parameter is guaranteed (but not tested) by design and characterization data.

V Parameter is a typical value for information purposes only.

VI 100% production tested at  $T_A = +25$  °C. Parameter is guaranteed over specified temperature range.

#### TYPICAL PERFORMANCE CHARACTERISTICS

## **THD and SFDR vs Input Frequency**



## **SNR and SINAD vs Input Frequency**



#### SPECIFICATION DEFINITIONS

# DIFFERENTIAL LINEARITY ERROR (DLE) OR DIFFERENTIAL NONLINEARITY (DNL)

In an ideal DAC, output transitions are 1 LSB apart. Differential Linearity Error is the maximum deviation, expressed in LSBs, from this ideal value.

## INTEGRAL LINEARITY ERROR (ILE) OR INTEGRAL NONLINEARITY (INL)

The ideal transfer for a DAC is a straight line drawn between "zero-scale" output and "full-scale" output. ILE is the worst-case deviation of the output from the straight line. The deviation of the output at each code is measured and compared to the ideal output at that code. ILE may also be expressed as a sum of DLE starting from code 0...0 to the code that ILE measurement is desired.

#### **MONOTONIC**

A digital-to-analog converter is considered monotonic if the analog output never decreases as the code value at the input increases. A DLE of -1 would indicate a non-monotonic DAC.

#### **OFFSET ERROR**

The deviation, from ideal, at the DAC output when set to zero-scale. In the current output DAC there should be no current flow at zero-scale. Therefore, Offset Error is the amount of current measured with the DAC set to zero-scale.

#### **FULL-SCALE ERROR**

The ideal maximum full-scale current output of the DAC is determined by the value of  $R_{\text{SET}}$ . Full-scale error is the deviation of the output from ideal with the offset error included.

#### **GAIN ERROR**

The ideal maximum full-scale current output of the DAC is determined by the value of R<sub>SET</sub>. Gain error is the deviation of the output from ideal with the offset error removed.

### **FULL-SCALE OUTPUT**

The maximum current output available for a given value of  $R_{SET}$ . In the SPT5240  $IO_P$  is full-scale at code 1111111111 and  $IO_N$  is full-scale at code 0000000000.

#### **ZERO-SCALE OUTPUT**

The minimum current output, ideally zero amps. In the SPT5240  $IO_P$  is zero-scale at code 0000000000 and  $IO_N$  is zero-scale at code 1111111111.

#### **COMPLIANCE VOLTAGE**

The maximum terminal output voltage for which the device will provide the specified current output characteristics.

#### **HARMONIC**

- 1. Of a sinusoidal wave, an integral multiple of the frequency of the wave. *Note:* The frequency of the sine wave is called the fundamental frequency or the first harmonic, the second harmonic is twice the fundamental frequency, the third harmonic is thrice the fundamental frequency, etc.
- 2. Of a periodic signal or other periodic phenomenon, such as an electromagnetic wave or a sound wave, a component frequency of the signal that is an integral multiple of the fundamental frequency. *Note:* The fundamental frequency is the reciprocal of the period of the periodic phenomenon.

## **TOTAL HARMONIC DISTORTION (THD)**

The ratio of the sum of the power of first 9 harmonics above the fundamental frequency to the power of the fundamental frequency. Usually expressed in dBc.

## SPURIOUS FREE DYNAMIC RANGE (SFDR)

The ratio of the fundamental sinusoidal power to the power of the single largest harmonic or spurious signal within the range of the 9th harmonic.

### **CLOCK FEEDTHROUGH**

The ratio of the full-scale output to the peak-to-peak noise generated at the DAC output by input clock transitions. Expressed in dBFS.

4

Figure 1 - Timing Diagram



## THEORY OF OPERATION

The SPT5240 is a 10-bit 400 MWPS digital-to-analog converter implemented in 0.25  $\mu m$  CMOS technology. It integrates a DAC core with a bandgap reference and operates from a +3.3-volt power supply.

The DAC architecture is a compound differential current output DAC consisting of a 6-bit fully segmented DAC for the MSBs and a 4-bit fully segmented DAC for the LSBs. The input cell, followed by a master-slave latch, buffers the digital inputs. A 6:64 decoder decodes the digital data for

the MSBs, and a 4:16 decoder does so for the LSBs. The outputs of the decoders are latched using a second bank of master-slave latches whose outputs then drive differential current switches, which steer the appropriate current to the  $IO_P$  or  $IO_N$  outputs.

The analog (AV<sub>DD</sub>) and digital (DV<sub>DD</sub>) power supplies are separated on chip to allow flexibility in the interface board. The analog (AGND) and digital (DGND) are separated on chip. Circuit board ground planes should be separated and tied together with a ferrite bead.

5

Figure 2 – Typical Interface Circuit



#### TYPICAL INTERFACE CIRCUIT

The SPT5240 requires few external components to achieve the stated performance. Figure 2 shows the typical interface requirements when used in normal circuit operation. The following sections provide descriptions of the major functions and outline performance criteria to consider for achieving optimal performance.

#### **DIGITAL INPUTS**

The SPT5240 has a 10-bit-wide parallel data input designed to work at +3.3 V CMOS levels. Fast edges and low transients provide for improved performance.

### **CLOCK INPUT**

The SPT5240 is driven by a single-ended clock circuit. In order to achieve best performance at the highest throughput, a clock generation circuit should provide fast edges and low jitter.

### **INPUT PROTECTION**

All I/O pads are protected with an on-chip protection circuit. This circuit provides robust ESD protection in excess

of 3,000 volts, in human body model, without sacrificing speed.

#### **POWER SUPPLIES AND GROUNDING**

The SPT5240 may be operated in the range of 2.8 to 3.6 volts. Normal operation is recommended to be separate analog and digital supplies operating at +3.3 volts. All power supply pins should be bypassed as close to the package as possible with the smallest capacitor closest to the device. Analog and digital ground planes should be connected together with a ferrite bead as shown in figure 2 and as close to the DAC as possible.

#### **SLEEP MODE**

To conserve power, the SPT5240 incorporates a powerdown function. This function is controlled by the signal on pin PWD. When PWD is set high, the SPT5240 enters the sleep mode. The analog outputs are both set to zero current output, resulting in less than 500 nA current draw from the analog supply. For minimum power dissipation, data and clock inputs should be removed.

6 12/15/01

#### **REFERENCES**

The SPT5240 utilizes an on-chip bandgap reference to set full-scale output current level. The current reference to the DAC circuitry is set by the external resistance value between the  $I_{\text{SET}}$  pin and analog ground. An output of the bandgap reference voltage is available for monitoring purposes only at the  $V_{\text{RNL}}$  pin.

#### **ANALOG OUTPUTS**

The SPT5240 provides differential current outputs which provide an output level based on the value of  $R_{\text{SET}}$  at maximum output code (see Figure 3). The required value of  $R_{\text{SET}}$  may be calculated using the formulas:

$$LSB = I_{FS} / 1023$$

Then:

$$R_{SET} = \frac{1.1302 - (1000 \cdot LSB)}{4 \cdot LSB}$$

Where I<sub>FS</sub> is the desired full-scale current output.

Each output requires a minimum 5-ohm load to analog ground. The typical circuit utilizes 50-ohm loads to develop voltage for the output transformer.

Figure 3 - R<sub>SET</sub> vs I<sub>OUT</sub>



**Table I – Input Data Format** 

| Input Code D9-D0 | Analog Output   |                 |  |
|------------------|-----------------|-----------------|--|
|                  | IO <sub>N</sub> | IO <sub>P</sub> |  |
| 000000000        | FS              | 0               |  |
| 1111111111       | 0               | FS              |  |
| Sleep XXXXXXXXXX | 0               | 0               |  |

X indicates either data state.

## **PACKAGE OUTLINE**

## 32-Lead TQFP



|        | INCHES    |       | MILLI    | METERS |
|--------|-----------|-------|----------|--------|
| SYMBOL | MIN       | MAX   | MIN      | MAX    |
| Α      | 0.346     | 0.362 | 8.80     | 9.20   |
| В      | 0.272     | 0.280 | 6.90     | 7.10   |
| С      | 0.346     | 0.362 | 8.80     | 9.20   |
| D      | 0.272     | 0.280 | 6.90     | 7.10   |
| E      | 0.031 typ |       | 0.80 BSC |        |
| F      | 0.012     | 0.016 | 0.30     | 0.40   |
| G      | 0.053     | 0.057 | 1.35     | 1.45   |
| Н      | 0.002     | 0.006 | 0.05     | 0.15   |
| I      | 0.037     | 0.041 | 0.95     | 1.05   |
| J      |           | 0.007 |          | 0.17   |
| K      | 0°        | 7°    | 0°       | 7°     |
| L      | 0.020     | 0.030 | 0.50     | 0.75   |

## **PIN ASSIGNMENTS**



#### PIN FUNCTIONS

| ANALOG OUTPUTS       |                                                                                        |  |  |
|----------------------|----------------------------------------------------------------------------------------|--|--|
| IO <sub>P</sub>      | DAC current output. Full-scale output at 1111 input code.                              |  |  |
| IO <sub>N</sub>      | Differential current output. Full-scale output at 0000 input code.                     |  |  |
| DIGITAL I            | NPUTS                                                                                  |  |  |
| D0-D9                | Digital Inputs (D0 is the LSB)                                                         |  |  |
| PWD                  | Power down mode pin. Active high. Internally pulled down.                              |  |  |
| CLK                  | Clock input pin. Data is latched on the rising edge.                                   |  |  |
| REFEREN              | NCE                                                                                    |  |  |
| V <sub>RNL</sub>     | Voltage Reference – No Load Output. This pin is provided for monitoring purposes only. |  |  |
| I <sub>SET</sub>     | Full-scale Adjust Control. Connection for reference-current setting resistor.          |  |  |
| POWER                |                                                                                        |  |  |
| AGND                 | Analog Supply Ground.                                                                  |  |  |
| DGND                 | Digital Supply Ground.                                                                 |  |  |
| $AV_{DD}$            | Analog +3.3 V supply.                                                                  |  |  |
| $\overline{DV_{DD}}$ | Digital +3.3 V supply.                                                                 |  |  |

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE  |
|-------------|-------------------|----------|
| SPT5240SIT  | −40 to +85 °C     | 32L TQFP |

## **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

© Copyright 2002 Fairchild Semiconductor Corporation