## 1024K I<sup>2</sup>C<sup>™</sup> CMOS Serial EEPROM ### **Device Selection Table:** | Part<br>Number | Vcc<br>Range | Max Clock<br>Frequency | Temp<br>Ranges | |----------------|--------------|------------------------|----------------| | 24AA1025 | 1.8-5.5V | 400 kHz <sup>†</sup> | | | 24LC1025 | 2.5-5.5V | 400 kHz | I | | 24FC1025 | 2.5-5.5V | 1 MHz | | <sup>&</sup>lt;sup>†</sup>100 kHz for Vcc < 2.5V. #### Features: - Low-power CMOS technology: - Maximum write current 5 mA at 5.5V - Maximum read current 500 µA at 5.5V - Standby current 100 nA, typical at 5.5V - 2-wire serial interface bus, I<sup>2</sup>C<sup>™</sup> compatible - · Cascadable for up to four devices - · Self-timed erase/write cycle - 128-byte Page Write mode available - 5 ms max. write cycle time - Hardware write-protect for entire array - · Output slope control to eliminate ground bounce - · Schmitt Trigger inputs for noise suppression - 1,000,000 erase/write cycles - Electrostatic discharge protection > 4000V - Data retention > 200 years - 8-pin PDIP, SOIC packages - Temperature ranges: - Industrial (I): -40°C to +85°C ### **Description:** The Microchip Technology Inc. 24AA1025/24LC1025/24FC1025 (24XX1025\*) is a 128K x 8 (1024K bit) Serial Electrically Erasable PROM, capable of operation across a broad voltage range (1.8V to 5.5V). It has been developed for advanced, low power applications such as personal communications or data acquisition. This device has both byte write and page write capability of up to 128 bytes of data. This device is capable of both random and sequential reads. Reads may be sequential within address boundaries 0000h to FFFFh and 10000h to 1FFFFh. Functional address lines allow up to four devices on the same data bus. This allows for up to 4 Mbits total system EEPROM memory. This device is available in the standard 8-pin plastic DIP and SOIC packages. ### Package Type #### **Block Diagram** \*24XX1025 is used in this document as a generic part number for the 24AA1025/24LC1025/24FC1025 devices. MAN Day MJ.com ### 1.0 ELECTRICAL CHARACTERISTICS ## Absolute Maximum Ratings(†) | Vcc | 6.5V | |----------------------------------------|-------------------| | All inputs and outputs w.r.t. Vss | 0.6V to Vcc +1.0V | | Storage temperature | 65°C to +150°C | | Ambient temperature with power applied | 40°C to +125°C | | ESD protection on all pins | ≥4 kV | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 1-1: DC CHARACTERISTICS | DC CHA | DC CHARACTERISTICS | | Industrial (I): $VCC = +1.8V \text{ to } 5.5V \text{ TA} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ | | | | |---------------|--------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|--------|----------------------------------------------------------------------------| | Param.<br>No. | I SVM I Characteristic I | | Min. | Max. | Units | Conditions | | D1 | | A0, A1, SCL, SDA and<br>WP pins: | 1 | 1 | 1 | | | D2 | VIH | High-level input voltage | 0.7 Vcc | _ | V | | | D3 | VIL | Low-level input voltage | _ | 0.3 Vcc<br>0.2 Vcc | V<br>V | Vcc ≥ 2.5V<br>Vcc < 2.5V | | D4 | VHYS | Hysteresis of Schmitt<br>Trigger inputs<br>(SDA, SCL pins) | 0.05 Vcc | _ | V | Vcc ≥ 2.5V (Note) | | D5 | VOL | Low-level output voltage | | 0.40 | V | IOL = 3.0 mA @ Vcc = 4.5V<br>IOL = 2.1 mA @ Vcc = 2.5V | | D6 | lu | Input leakage current | _ | ±1 | μΑ | VIN = VSS or VCC, WP = VSS<br>VIN = VSS or VCC, WP = VCC | | D7 | llo | Output leakage current | _ | ±1 | μΑ | Vout = Vss or Vcc | | D8 | Cin,<br>Cout | Pin capacitance<br>(all inputs/outputs) | _ | 10 | pF | Vcc = 5.0V (Note)<br>Ta = 25°C, FcLk = 1 MHz | | D9 | Icc Read | Operating current | _ | 500 | μΑ | Vcc = 5.5V, SCL = 400 kHz | | | Icc Write | | _ | 5 | mA | Vcc = 5.5V | | D10 | Iccs | Standby current | _ | 5 | μΑ | TA = -40°C to 85°C<br>SCL = SDA = Vcc = 5.5V<br>A0, A1, WP = Vss, A2 = Vcc | Note: This parameter is periodically sampled and not 100% tested. **TABLE 1-2: AC CHARACTERISTICS** | AC CHA | AC CHARACTERISTICS | | | : Vcc = +1 | 5V Ta = -40°C to +85°C | | |---------------|--------------------|------------------------------------------------------------------------------------|----------------------|--------------------|------------------------|-----------------------------------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | 1 | FCLK | Clock frequency | | 100<br>400<br>1000 | kHz | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 2 | THIGH | Clock high time | 4000<br>600<br>500 | _<br>_<br>_ | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 3 | TLOW | Clock low time | 4700<br>1300<br>500 | _<br> | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 4 | TR | SDA and SCL rise time (Note 1) | | 1000<br>300<br>300 | ns | 1.8V ≤ VCC ≤ 2.5V<br>2.5V ≤ VCC ≤ 5.5V<br>2.5V ≤ VCC ≤ 5.5V (24FC1025 only) | | 5 | TF | SDA and SCL fall time<br>(Note 1) | <br> | 300<br>100 | ns | All except, 24FC1025<br>2.5V ≤ VCC ≤ 5.5V (24FC1025 only) | | 6 | THD:STA | Start condition hold time | 4000<br>600<br>250 | _<br>_<br>_ | ns | 1.8V ≤ Vcc ≤2.5V<br>2.5V ≤ Vcc ≤5.5V<br>2.5V ≤ Vcc ≤5.5V (24FC1025 only) | | 7 | Tsu:sta | Start condition setup time | 4700<br>600<br>250 | _<br>_<br>_ | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 8 | THD:DAT | Data input hold time | 0 | _ | ns | (Note 2) | | 9 | TSU:DAT | Data input setup time | 250<br>100<br>100 | _<br>_<br>_ | ns | 1.8V ≤ VCC ≤ 2.5V<br>2.5V ≤ VCC ≤ 5.5V<br>2.5V ≤ VCC ≤ 5.5V (24FC1025 only) | | 10 | Tsu:sto | Stop condition setup time | 4000<br>600<br>250 | _<br>_<br>_ | ns | 1.8V ≤ VCC ≤ 2.5V<br>2.5V ≤ VCC ≤ 5.5V<br>2.5V ≤ VCC ≤ 5.5V (24FC1025 only) | | 11 | Tsu:wp | WP setup time | 4000<br>600<br>600 | <u>-</u> | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 12 | THD:WP | WP hold time | 4700<br>1300<br>1300 | _<br>_<br>_ | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 13 | TAA | Output valid from clock (Note 2) | | 3500<br>900<br>400 | ns | 1.8V ≤ VCC ≤ 2.5V<br>2.5V ≤ VCC ≤ 5.5V<br>2.5V ≤ VCC ≤ 5.5V (24FC1025 only) | | 14 | TBUF | Bus free time: Time the bus<br>must be free before a new<br>transmission can start | 4700<br>1300<br>500 | _<br>_<br>_ | ns | 1.8V ≤ Vcc ≤ 2.5V<br>2.5V ≤ Vcc ≤ 5.5V<br>2.5V ≤ Vcc ≤ 5.5V (24FC1025 only) | | 15 | TOF | Output fall time from VIH<br>minimum to VI∟ maximum<br>CB ≤ 100 pF | 10 + 0.1CB | 250<br>250 | ns | All except, 24FC1025 (Note 1)<br>24FC1025 (Note 1) | | 16 | TSP | Input filter spike suppression (SDA and SCL pins) | _ | 50 | ns | All except, 24FC1025 (Notes 1 and 3) | | 17 | TWC | Write cycle time (byte or page) | | 5 | ms | | | 18 | | Endurance | 1 M | _ | cycles | 25°C (Note 4) | Note 1: Not 100% tested. CB = total capacitance of one bus line in pF. <sup>2:</sup> As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. <sup>3:</sup> The combined TSP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation. **<sup>4:</sup>** This parameter is not tested but established by characterization. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from Microchip's web site at www.microchip.com. ### FIGURE 1-1: BUS TIMING DATA #### 2.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 2-1. TABLE 2-1: PIN FUNCTION TABLE | Name | PDIP | SOIC | Function | |------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 | 1 | 1 | User Configurable Chip Select | | A1 | 2 | 2 | User Configurable Chip Select | | A2 | 3 | 3 | Non-Configurable Chip Select.<br>This pin must be hard wired to<br>logical 1 state (Vcc). Device<br>will not operate with this pin<br>left floating or held to logical 0<br>(Vss). | | Vss | 4 | 4 | Ground | | SDA | 5 | 5 | Serial Data | | SCL | 6 | 6 | Serial Clock | | WP | 7 | 7 | Write-Protect Input | | Vcc | 8 | 8 | +1.8 to 5.5V (24AA1025)<br>+2.5 to 5.5V (24LC1025)<br>+4.5 to 5.5V (24FC1025) | ### 2.1 A0, A1 Chip Address Inputs The A0, A1 inputs are used by the 24XX1025 for multiple device operations. The levels on these inputs are compared with the corresponding bits in the slave address. The chip is selected if the comparison is true. Up to four devices may be connected to the same bus by using different Chip Select bit combinations. In most applications, the chip address inputs A0 and A1 are hard-wired to logic '0' or logic '1'. For applications in which these pins are controlled by a microcontroller or other programmable device, the chip address pins must be driven to logic '0' or logic '1' before normal device operation can proceed. ## 2.2 A2 Chip Address Input The A2 input is non-configurable Chip Select. This pin must be tied to Vcc in order for this device to operate. ## 2.3 Serial Data (SDA) This is a bidirectional pin used to transfer addresses and data into and data out of the device. It is an opendrain terminal, therefore, the SDA bus requires a pull-up resistor to VCC (typical 10 k $\Omega$ for 100 kHz, 2 k $\Omega$ for 400 kHz and 1 MHz). For normal data transfer SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the Start and Stop conditions. #### 2.4 Serial Clock (SCL) This input is used to synchronize the data transfer from and to the device. ### 2.5 Write-Protect (WP) This pin must be connected to either VSS or VCC. If tied to VSS, write operations are enabled. If tied to VCC, write operations are inhibited but read operations are not affected. ### 3.0 FUNCTIONAL DESCRIPTION The 24XX1025 supports a bidirectional 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter, and a device receiving data as a receiver. The bus must be controlled by a master device which generates the Serial Clock (SCL), controls the bus access, and generates the Start and Stop conditions while the 24XX1025 works as a slave. Both master and slave can operate as a transmitter or receiver, but the master device determines which mode is activated. #### 4.0 BUS CHARACTERISTICS The following bus protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a Start or Stop condition. Accordingly, the following bus conditions have been defined (Figure 4-1). ### 4.1 Bus Not Busy (A) Both data and clock lines remain high. ### 4.2 Start Data Transfer (B) A high-to-low transition of the SDA line while the clock (SCL) is high determines a Start condition. All commands must be preceded by a Start condition. ### 4.3 Stop Data Transfer (C) A low-to-high transition of the SDA line while the clock (SCL) is high determines a Stop condition. All operations must end with a Stop condition. ### 4.4 Data Valid (D) The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one bit of data per clock pulse. Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of the data bytes transferred between the Start and Stop conditions is determined by the master device. #### 4.5 Acknowledge Each receiving device, when addressed, is obliged to generate an Acknowledge signal after the reception of each byte. The master device must generate an extra clock pulse which is associated with this Acknowledge bit Note: The 24XX1025 does not generate any Acknowledge bits if an internal programming cycle is in progress, however, the control byte that is being polled must match the control byte used to initiate the write cycle. A device that acknowledges must pull-down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. During reads, a master must signal an end of data to the slave by NOT generating an Acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave (24XX1025) will leave the data line high to enable the master to generate the Stop condition. #### FIGURE 4-1: DATA TRANSFER SEQUENCE ON THE SERIAL BUS Transmitter must release the SDA line at this point allowing the Receiver to pull the SDA line low to acknowledge the previous eight bits of data. Receiver must release the SDA line at this point so the Transmitter can continue sending data. #### 5.0 DEVICE ADDRESSING A control byte is the first byte received following the Start condition from the master device (Figure 5-1). The control byte consists of a 4-bit control code; for the 24XX1025, this is set as '1010' binary for read and write operations. The next bit of the control byte is the block select bit (B0). This bit acts as the A16 address bit for accessing the entire array. The next two bits of the control byte are the Chip Select bits (A1, A0). The Chip Select bits allow the use of up to four 24XX1025 devices on the same bus and are used to select which device is accessed. The Chip Select bits in the control byte must correspond to the logic levels on the corresponding A1 and A0 pins for the device to respond. These bits are in effect the two Most Significant bits of the word address. The last bit of the control byte defines the operation to be performed. When set to a one, a read operation is selected, and when set to a zero, a write operation is selected. The next two bytes received define the address of the first data byte (Figure 5-2). The upper address bits are transferred first, followed by the Less Significant bits. Following the Start condition, the 24XX1025 monitors the SDA bus checking the device type identifier being transmitted. Upon receiving a '1010' code and appropriate device select bits, the slave device outputs an Acknowledge signal on the SDA line. Depending on the state of the R/W bit, the 24XX1025 will select a read or write operation. This device has an internal addressing boundary limitation that is divided into two segments of 512K bits. Block select bit 'B0' to control access to each segment. FIGURE 5-1: CONTROL BYTE FORMAT # 5.1 Contiguous Addressing Across Multiple Devices The Chip Select bits A1, A0 can be used to expand the contiguous address space for up to 4 Mbit by adding up to four 24XX1025's on the same bus. In this case, software can use A0 of the <u>control byte</u> as address bit A16 and A1 as address bit A17. It is not possible to sequentially read across device boundaries. Each device has internal addressing boundary limitations. This divides each part into two segments of 512K bits. The block select bit 'B0' controls access to each "half". Sequential read operations are limited to 512K blocks. To read through four devices on the same bus, eight random Read commands must be given. FIGURE 5-2: ADDRESS SEQUENCE BIT ASSIGNMENTS © 2005 Microchip Technology Inc. Preliminary DS21941B-page 7 #### 6.0 WRITE OPERATIONS ### 6.1 Byte Write Following the Start condition from the master, the control code (four bits), the block select (one bit), the Chip Select (two bits), and the R/W bit (which is a logic low) are clocked onto the bus by the master transmitter. This indicates to the addressed slave receiver that the address high byte will follow after it has generated an Acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the master is the high-order byte of the word address and will be written into the Address Pointer of the 24XX1025. The next byte is the Least Significant Address Byte. After receiving another Acknowledge signal from the 24XX1025, the master device will transmit the data word to be written into the addressed memory location. The 24XX1025 acknowledges again and the master generates a Stop condition. This initiates the internal write cycle and during this time, the 24XX1025 will not generate Acknowledge signals as long as the control byte being polled matches the control byte that was used to initiate the write (Figure 6-1). If an attempt is made to write to the array with the WP pin held high, the device will acknowledge the command but no write cycle will occur, no data will be written, and the device will immediately accept a new command. After a byte Write command, the internal address counter will point to the address location following the one that was just written. ### 6.2 Page Write The write control byte, word address, and the first data byte are transmitted to the 24XX1025 in the same way as in a byte write. But instead of generating a Stop condition, the master transmits up to 127 additional bytes, which are temporarily stored in the on-chip page buffer and will be written into memory after the master has transmitted a Stop condition. After receipt of each word, the seven lower Address Pointer bits are internally incremented by one. If the master should transmit more than 128 bytes prior to generating the Stop condition, the address counter will roll over and the previously received data will be overwritten. As with the byte write operation, once the Stop condition is received, an internal write cycle will begin (Figure 6-2). If an attempt is made to write to the array with the WP pin held high, the device will acknowledge the command but no write cycle will occur, no data will be written, and the device will immediately accept a new command. #### 6.3 Write Protection The WP pin allows the user to write-protect the entire array (00000-1FFFF) when the pin is tied to Vcc. If tied to Vss or left floating, the write protection is disabled. The WP pin is sampled at the Stop bit for every Write command (Figure 1-1) Toggling the WP pin after the Stop bit will have no effect on the execution of the write cycle. Note: Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page size') and end at addresses that are integer multiples of [page size - 1]. If a Page Write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page as might be expected. It is therefore, necessary for the application software to prevent page write operations that would attempt to cross a page boundary. #### 7.0 ACKNOWLEDGE POLLING Since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (This feature can be used to maximize bus throughput.) Once the Stop condition for a Write command has been issued from the master, the device initiates the internally timed write cycle. ACK polling can be initiated immediately. This involves the master sending a Start condition, followed by the control byte for a Write command (R/W = 0). If the device is still busy with the write cycle, then no ACK will be returned. If no ACK is returned, then the Start bit and control byte must be resent. If the cycle is complete, then the device will return the ACK, and the master can then proceed with the next Read or Write command. See Figure 7-1 for flow diagram. Note: Care must be taken when polling the 24XX1025. The control byte that was used to initiate the write needs to match the control byte used for polling. FIGURE 7-1: ACKNOWLEDGE POLLING FLOW #### 8.0 READ OPERATION Read operations are initiated in the same way as write operations with the exception that the R/W bit of the control byte is set to one. There are three basic types of read operations: current address read, random read, and sequential read. #### 8.1 Current Address Read The 24XX1025 contains an address counter that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous read access was to address n (n is any legal address), the next current address read operation would access data from address n + 1. Upon receipt of the control byte with RW bit set to one, the 24XX1025 issues an acknowledge and transmits the 8-bit data word. The master will not acknowledge the transfer but does generate a Stop condition and the 24XX1025 discontinues transmission (Figure 8-1). FIGURE 8-1: CURRENT ADDRESS READ #### 8.2 Random Read Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, first the word address must be set. This is done by sending the word address to the 24XX1025 as part of a write operation (R/W bit set to o). After the word address is sent, the master generates a Start condition following the acknowledge. This terminates the write operation, but not before the internal Address Pointer is set. Then, the master issues the control byte again, but with the R/W bit set to a one. The 24XX1025 will then issue an acknowledge and transmit the 8-bit data word. The master will not acknowledge the transfer but does generate a Stop condition which causes the 24XX1025 to discontinue transmission (Figure 8-2). After a random Read command, the internal address counter will point to the address location following the one that was just read. ### 8.3 Sequential Read Sequential reads are initiated in the same way as a random read except that after the 24XX1025 transmits the first data byte, the master issues an acknowledge as opposed to the Stop condition used in a random read. This acknowledge directs the 24XX1025 to transmit the next sequentially addressed 8-bit word (Figure 8-3). Following the final byte transmitted to the master, the master will NOT generate an acknowledge, but will generate a Stop condition. To provide sequential reads, the 24XX1025 contains an internal Address Pointer which is incremented by one at the completion of each operation. This Address Pointer allows half the memory contents to be serially read during one operation. Sequential read address boundaries are 0000h to FFFFh and 10000h to 1FFFFh. The internal Address Pointer will automatically roll over from address FFFF to address 0000 if the master acknowledges the byte received from the array address 1FFFF. The internal address counter will automatically roll over from address 1FFFFh to address 10000h if the master acknowledges the byte received from the array address 1FFFFh. © 2005 Microchip Technology Inc. Preliminary DS21941B-page 11 #### FIGURE 8-2: **RANDOM READ BUS ACTIVITY** STOP Control Address Address Control Data A R T MASTER Byte High Byte Low Byte Byte Byte SDA LINE . О A C K A C K A C K A C K BUS ACTIVITY A C K #### FIGURE 8-3: **SEQUENTIAL READ** Control STOP **BUS ACTIVITY** Byte Data n Data n + 1 Data n + 2 Data n + X MASTER SDA LINE A C K A C K A C K A C K N O BUS ACTIVITY A C K ### 9.0 PACKAGING INFORMATION ## 9.1 Package Marking Information **Legend:** XX...X Part number or part number code T Temperature (I, E) Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (2 characters for small packages) (e3) Pb-free JEDEC designator for Matte Tin (Sn) Note: For very small packages with no room for the Pb-free JEDEC designator (e3), the marking will only appear on the outer carton or reel label. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. \* Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. ## 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP) | | Units | | INCHES* | | N | 11LLIMETERS | 3 | |----------------------------|------------|------|---------|------|------|-------------|-------| | Dimensi | ion Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | А | .140 | .155 | .170 | 3.56 | 3.94 | 4.32 | | Molded Package Thickness | A2 | .115 | .130 | .145 | 2.92 | 3.30 | 3.68 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | E | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | Molded Package Width | E1 | .240 | .250 | .260 | 6.10 | 6.35 | 6.60 | | Overall Length | D | .360 | .373 | .385 | 9.14 | 9.46 | 9.78 | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .045 | .058 | .070 | 1.14 | 1.46 | 1.78 | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | Overall Row Spacing | § eB | .310 | .370 | .430 | 7.87 | 9.40 | 10.92 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-018 <sup>\*</sup> Controlling Parameter § Significant Characteristic ## 8-Lead Plastic Small Outline (SM) - Medium, 208 mil (SOIC) | | Units | | INCHES* | | lv. | 11LLIMETERS | 3 | |--------------------------|----------|------|---------|------|------|-------------|------| | Dimensio | n Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | Α | .070 | .075 | .080 | 1.78 | 1.97 | 2.03 | | Molded Package Thickness | A2 | .069 | .074 | .078 | 1.75 | 1.88 | 1.98 | | Standoff § | A1 | .002 | .005 | .010 | 0.05 | 0.13 | 0.25 | | Overall Width | E | .300 | .313 | .325 | 7.62 | 7.95 | 8.26 | | Molded Package Width | E1 | .201 | .208 | .212 | 5.11 | 5.28 | 5.38 | | Overall Length | D | .202 | .205 | .210 | 5.13 | 5.21 | 5.33 | | Foot Length | L | .020 | .025 | .030 | 0.51 | 0.64 | 0.76 | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .008 | .009 | .010 | 0.20 | 0.23 | 0.25 | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.43 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. Drawing No. C04-056 <sup>\*</sup> Controlling Parameter § Significant Characteristic ## **APPENDIX A: REVISION HISTORY** Revision A Original release. #### Revision B Section 1.0 Electrical Characteristics: revised Ambient Temperature; Revised Table 1-1; Revised Section 2.1 and Section 2.5. #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com © 2005 Microchip Technology Inc. Preliminary DS21941B-page 17 ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | To: | Technical Publications Manager | Total Pages Sent | |----------|--------------------------------------------------|----------------------------------------------| | RE: | E: Reader Response | | | Fror | om: Name | | | | Company | | | | | | | | - | | | _ | | FAX: () | | | oplication (optional): | | | Wοι | ould you like a reply?YN | | | Dev | evice: 24AA1025/24LC1025/24FC1025 L | iterature Number: DS21941B | | Que | uestions: | | | 1. | What are the best features of this document? | | | | | | | | | | | 2. | How does this document meet your hardware a | nd software development needs? | | | | | | 3. | Do you find the organization of this document e | asy to follow? If not why? | | <b>.</b> | | | | | | | | 4. | What additions to the document do you think we | ould enhance the structure and subject? | | | | | | | | | | 5. | What deletions from the document could be ma | de without affecting the overall usefulness? | | • | | | | 6. | Is there any incorrect or misleading information | (what and where)? | | | | ( | | | | | | 7. | How would you improve this document? | | | | | | | , | | | | | | | ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO.<br>Device | X<br>Temperature<br>Range | /XX<br>Package | |-----------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device: | 24AA1025: = 24AA1025T:= 24LC1025: = 24LC1025T:= 24FC1025T:= | 1024K Bit 1.8V I <sup>2</sup> C CMOS Serial EEPROM<br>(Tape and Reel)<br>1024K Bit 2.5V I <sup>2</sup> C CMOS Serial EEPROM<br>1024K Bit 2.5V I <sup>2</sup> C CMOS Serial EEPROM<br>(Tape and Reel)<br>1024K Bit 2.5V I <sup>2</sup> C CMOS Serial EEPROM | | Temperature<br>Range: | = - | -40°C to+85°C | | Package: | | Plastic DIP (300 mil Body), 8-lead<br>Plastic SOIC (208 mil Body), 8-lead | | Note: | Matte Tin (Pb<br>before January<br>Sn and 37% Pl<br>Please visit ww | manufactured after January 2005 will have a p-free) finish. Most products manufactured 2005 will have a finish of approximately 63% b (Sn/Pb). ww.microchip.com for the latest information on sion, including conversion date codes. | #### Examples: - a) 24AA1025T-I/SM: Tape and Reel, Industrial Temperature, SOIC package. - b) 24LC1025-I/P: Industrial Temperature, PDIP package. - c) 24LC1025-I/SM: Industrial Temperature, SOIC package. - d) 24LC1025T-I/SM: Tape and Reel, Industrial Temperature, SOIC package. ### **SALES AND SUPPORT** #### Data Sheets Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. ### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. NOTES: Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property riahts. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 === Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELoo® code hopping devices, Serial EEPROMS, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. © 2005 Microchip Technology Inc. Preliminary DS21941B-page 21 ## WORLDWIDE SALES AND SERVICE #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 San Jose Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 **China - Chengdu** Tel: 86-28-8676-6200 Fax: 86-28-8676-6599 China - Fuzhou Tel: 86-591-8750-3506 Fax: 86-591-8750-3521 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 **China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571 **China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7250 Fax: 86-29-8833-7256 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-2229-0061 Fax: 91-80-2229-0062 India - New Delhi Tel: 91-11-5160-8631 Fax: 91-11-5160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 **Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Gumi Tel: 82-54-473-4301 Fax: 82-54-473-4302 **Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Penang Tel: 604-646-8870 Fax: 604-646-5086 Philippines - Manila Tel: 632-634-9065 Fax: 632-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-572-9526 Fax: 886-3-572-6459 **Taiwan - Kaohsiung**Tel: 886-7-536-4818 Fax: 886-7-536-4803 **Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Weis Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-352-30-52 Fax: 34-91-352-11-47 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 08/24/05