Data Sheet September 15, 2004 FN4070.9 # 12-Bit, 100MSPS, High Speed D/A Converter The HI5731 is a 12-bit, 100MSPS, D/A converter which is implemented in the Intersil BiCMOS 10V (HBC-10) process. Operating from +5V and -5.2V, the converter provides -20.48mA of full scale output current and includes an input data register and bandgap voltage reference. Low glitch energy and excellent frequency domain performance are achieved using a segmented architecture. The digital inputs are TTL/CMOS compatible and translated internally to ECL. All internal logic is implemented in ECL to achieve high switching speed with low noise. The addition of laser trimming assures 12-bit linearity is maintained along the entire transfer curve. ### **Ordering Information** | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG. DWG.<br># | |--------------------------|--------------------------|-------------------------|----------------| | HI5731BIP | -40 to 85 | 28 Ld PDIP | E28.6 | | HI5731BIPZ<br>(See Note) | -40 to 85 | 28 Ld PDIP<br>(Pb-free) | E28.6 | | HI5731BIB | -40 to 85 | 28 Ld SOIC | M28.3 | | HI5731BIB-T | 28 Ld SOIC Tape and Reel | | M28.3 | | HI5731BIBZ<br>(See Note) | -40 to 85 | 28 Ld SOIC<br>(Pb-free) | M28.3 | | HI5731-EVS | 25 | Evaluation Board | (SOIC) | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C. #### **Features** | Pb-free Available as an Option | |---------------------------------------| | • Throughput Rate100MSPS | | • Low Power | | Integral Linearity Error 0.75 LSB | | • Low Glitch Energy | | TTL/CMOS Compatible Inputs | | • Improved Hold Time | | Excellent Spurious Free Dynamic Range | ### **Applications** - · Cellular Base Stations - GSM Base Stations - · Wireless Communications - Direct Digital Frequency Synthesis - · Signal Reconstruction - Test Equipment - · High Resolution Imaging Systems - · Arbitrary Waveform Generators ### **Pinout** HI5731 (PDIP, SOIC) TOP VIEW ## **Typical Application Circuit** ### Functional Block Diagram ### **Absolute Maximum Ratings** | V | |---| | V | | V | | V | | A | | V | | A | | Ε | | A | | ֡ | ### **Thermal Information** | θ <sub>JA</sub> ( <sup>o</sup> C/W) | |--------------------------------------| | 50 | | 70 | | | | 150 <sup>0</sup> C | | <sup>o</sup> C to 150 <sup>o</sup> C | | 300 <sup>o</sup> C | | | | | ### **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. 1. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. | | TEST CONDITIONS | | HI5731BI<br>T <sub>A</sub> = -40°C TO 85°C | | | |---------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|--------------------------------------------|------|----------------------------| | PARAMETER | | | TYP | MAX | UNITS | | SYSTEM PERFORMANCE | | , | | 1 | | | Resolution | | 12 | - | - | Bits | | Integral Linearity Error, INL | (Note 4) ("Best Fit" Straight Line) | - | 0.75 | 1.5 | LSB | | Differential Linearity Error, DNL | (Note 4) | - | 0.5 | 1.0 | LSB | | Offset Error, I <sub>OS</sub> | (Note 4) | - | 20 | 75 | μА | | Full Scale Gain Error, FSE | (Notes 2, 4) | - | 1 | 10 | % | | Full Scale Gain Drift | With Internal Reference | - | ±150 | - | ppm<br>FSR/ <sup>o</sup> C | | Offset Drift Coefficient | (Note 3) | - | - | 0.05 | μΑ/ <sup>o</sup> C | | Full Scale Output Current, IFS | | - | 20.48 | - | mA | | Output Voltage Compliance Range | (Note 3) | -1.25 | - | 0 | V | | DYNAMIC CHARACTERISTICS | | | | | | | Throughput Rate | (Note 3) | 100 | - | - | MSPS | | Output Voltage Full Scale Step<br>Settling Time, t <sub>SETT</sub> , Full Scale | To $\pm 0.5$ LSB Error Band R <sub>L</sub> = $50\Omega$ (Note 3) | | 20 | - | ns | | Singlet Glitch Area, GE (Peak) | $R_L = 50\Omega$ (Note 3) | | 5 | - | pV-s | | Doublet Glitch Area, (Net) | | - | 3 | - | pV-s | | Output Slew Rate | $R_L = 50\Omega$ , DAC Operating in Latched Mode (Note 3) | - | 1,000 | - | V/μs | | Output Rise Time | $R_L = 50\Omega$ , DAC Operating in Latched Mode (Note 3) | - | 675 | - | ps | | Output Fall Time | $R_L = 50\Omega$ , DAC Operating in Latched Mode (Note 3) | - | 470 | - | ps | | Spurious Free Dynamic Range within a Window | f <sub>CLK</sub> = 10MSPS, f <sub>OUT</sub> = 1.23MHz, 2MHz Span | | 85 | - | dBc | | (Note 3) | f <sub>CLK</sub> = 20MSPS, f <sub>OUT</sub> = 5.055MHz, 2MHz Span | - | 77 | - | dBc | | | f <sub>CLK</sub> = 40MSPS, f <sub>OUT</sub> = 16MHz, 10MHz Span | - | 75 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 10.1MHz, 2MHz Span | - | 80 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 5.1MHz, 2MHz Span | - | 78 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 10.1MHz, 2MHz Span | - | 79 | - | dBc | ### **Electrical Specifications** AV<sub>EE</sub>, DV<sub>EE</sub> = -4.94 to -5.46V, V<sub>CC</sub> = +4.75 to +5.25V, V<sub>REF</sub> = Internal $T_A$ = 25°C for All Typical Values (Continued) | | TEST CONDITIONS | | HI5731BI<br>T <sub>A</sub> = -40°C TO 85°C | | | |----------------------------------------------------------|---------------------------------------------------------------------------|----------|--------------------------------------------|-------|--------------------| | PARAMETER | | | TYP | MAX | UNITS | | Spurious Free Dynamic Range to Nyquist | f <sub>CLK</sub> = 40MSPS, f <sub>OUT</sub> = 2.02MHz, 20MHz Span | | 70 | - | dBc | | (Note 3) | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 2.02MHz, 40MHz Span | - | 70 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.02MHz, 50MHz Span | - | 69 | - | dBc | | REFERENCE/CONTROL AMPLIFIER | | <u>'</u> | | | | | Internal Reference Voltage, V <sub>REF</sub> | (Note 4) | -1.27 | -1.23 | -1.17 | V | | Internal Reference Voltage Drift | (Note 3) | - | 175 | - | μV/ <sup>o</sup> C | | Internal Reference Output Current Sink/Source Capability | (Note 3) | -125 | - | +50 | μА | | Internal Reference Load Regulation | $I_{REF} = 0$ to $I_{REF} = -125\mu A$ | - | 50 | - | μV | | Input Impedance at REF OUT pin | (Note 3) | - | 1.4 | - | kΩ | | Amplifier Large Signal Bandwidth (0.6V <sub>P-P</sub> ) | Sine Wave Input, to Slew Rate Limited (Note 3) | - | 3 | - | MHz | | Amplifier Small Signal Bandwidth (0.1V <sub>P-P</sub> ) | Sine Wave Input, to -3dB Loss (Note 3) | - | 10 | - | MHz | | Reference Input Impedance | (Note 3) | - | 12 | - | kΩ | | Reference Input Multiplying Bandwidth (CTL IN) | $R_L$ = 50 $\Omega$ , 100mV Sine Wave, to -3dB Loss at $I_{OUT}$ (Note 3) | - | 200 | - | MHz | | DIGITAL INPUTS (D9-D0, CLK, INVERT) | | | | | | | Input Logic High Voltage, VIH | (Note 4) | 2.0 | - | - | V | | Input Logic Low Voltage, V <sub>IL</sub> | (Note 4) | - | - | 0.8 | V | | Input Logic Current, I <sub>IH</sub> | (Note 4) | - | - | 400 | μΑ | | Input Logic Current, I <sub>IL</sub> | (Note 4) | - | - | 700 | μΑ | | Digital Input Capacitance, C <sub>IN</sub> | (Note 3) | - | 3.0 | - | pF | | TIMING CHARACTERISTICS | | | | | | | Data Setup Time, t <sub>SU</sub> | See Figure 1 (Note 3) | 3.0 | 2.0 | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 1 (Note 3) | 0.5 | 0.25 | - | ns | | Propagation Delay Time, t <sub>PD</sub> | See Figure 1 (Note 3) | - | 4.5 | - | ns | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 1 (Note 3) | 3.0 | - | - | ns | | POWER SUPPLY CHARACTERISTICS | | | | | | | IEEA | (Note 4) | - | 42 | 50 | mA | | IEED | (Note 4) | - | 70 | 85 | mA | | ICCD | (Note 4) | - | 13 | 20 | mA | | Power Dissipation | (Note 4) | - | 650 | - | mW | | Power Supply Rejection Ratio | V <sub>CC</sub> ±5%, V <sub>EE</sub> ±5% | - | 5 | - | μA/V | ### NOTES: - 2. Gain Error measured as the error in the ratio between the full scale output current and the current through R<sub>SET</sub> (typically 1.28mA). Ideally the ratio should be 16. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. All devices are 100% tested at 25°C. - 5. Dynamic Range must be limited to a 1V swing within the compliance range. ## **Timing Diagrams** FIGURE 1. FULL SCALE SETTLING TIME DIAGRAM FIGURE 2. PEAK GLITCH AREA (SINGLET) MEASUREMENT METHOD FIGURE 3. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM ## **Typical Performance Curves** FIGURE 4. TYPICAL POWER DISSIPATION OVER TEMPERATURE FIGURE 6. TYPICAL INL FIGURE 8. OFFSET CURRENT OVER TEMPERATURE FIGURE 5. TYPICAL REFERENCE VOLTAGE OVER TEMPERATURE FIGURE 7. TYPICAL DNL FIGURE 9. SPURIOUS FREE DYNAMIC RANGE = 87.3dBc ### Typical Performance Curves (Continued) FIGURE 10. SPURIOUS FREE DYNAMIC RANGE = 76.16dBc FIGURE 11. SPURIOUS FREE DYNAMIC RANGE = 75.17dBc FIGURE 12. SPURIOUS FREE DYNAMIC RANGE = -81.67dBc FIGURE 13. SPURIOUS FREE DYNAMIC RANGE = 77dBc FIGURE 14. SPURIOUS FREE DYNAMIC RANGE = -85.60dBc FIGURE 15. SPURIOUS FREE DYNAMIC RANGE = 85.5dBc ### Typical Performance Curves (Continued) FIGURE 16. SPURIOUS FREE DYNAMIC RANGE = 80.5dBc FIGURE 17. SPURIOUS FREE DYNAMIC RANGE = 72.17dBc FIGURE 18. SPURIOUS FREE DYNAMIC RANGE = 71.16dBc FIGURE 19. SPURIOUS FREE DYNAMIC RANGE = 70.5dBc FIGURE 20. SPURIOUS FREE DYNAMIC RANGE = 70dBc ### Pin Descriptions | PIN NUMBER | PIN NAME | PIN DESCRIPTION | |------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-12 | D11 (MSB) thru<br>D0 (LSB) | Digital Data Bit 11, the Most Significant Bit thru Digital Data Bit 0, the Least Significant Bit. | | 15 | CLK | Data Clock Pin DC to 100MSPS. | | 13, 14 | NC | No Connect. | | 16 | DV <sub>CC</sub> | Digital Logic Supply +5V. | | 17, 28 | DGND | Digital Ground. | | 18 | DV <sub>EE</sub> | -5.2V Logic supply. | | 23 | R <sub>SET</sub> | External resistor to set the full scale output current. $I_{FS} = 16 \times (V_{REF\ OUT} / R_{SET})$ . Typically 976 $\Omega$ . | | 27 | AGND | Analog Ground supply current return pin. | | 19 | ARTN | Analog Signal Return for the R/2R ladder. | | 21 | lout | Current Output Pin. | | 20 | lout | Complementary Current Output Pin. | | 22 | AV <sub>EE</sub> | -5.2V Analog Supply. | | 24 | CTRL IN | Input to the current source base rail. Typically connected to CTRL OUT and a $0.1\mu F$ capacitor to AV <sub>EE</sub> . Allows external control of the current sources. | | 25 | CTRL OUT | Control Amplifier Out. Provides precision control of the current sources when connected to CTRL IN such that IFS = 16 x (VREF OUT / RSET). | | 26 | REF OUT | -1.23V (Typ) bandgap reference voltage output. Can sink up to $125\mu A$ or be overdriven by an external reference capable of delivering up to 2mA. | ### **Detailed Description** The HI5731 is a 12-bit, current out D/A converter. The DAC can convert at 100MSPS and runs on +5V and -5.2V supplies. The architecture is an R/2R and segmented switching current cell arrangement to reduce glitch. Laser trimming is employed to tune linearity to true 12-bit levels. The HI5731 achieves its low power and high speed performance from an advanced BiCMOS process. The HI5731 consumes 650mW (typical) and has an improved hold time of only 0.25ns (typical). The HI5731 is an excellent converter for use in communications applications and high performance instrumentation systems. #### Digital Inputs The HI5731 is a TTL/CMOS compatible D/A. Data is latched by a Master register. Once latched, data inputs D0 (LSB) thru D11 (MSB) are internally translated from TTL to ECL. The internal latch and switching current source controls are implemented in ECL technology to maintain high switching speeds and low noise characteristics. #### Decoder/Driver The architecture employs a split R/2R ladder and Segmented Current source arrangement. Bits D0 (LSB) thru D7 directly drive a typical R/2R network to create the binary weighted current sources. Bits D8 thru D11 (MSB) pass thru a "thermometer" decoder that converts the incoming data into 15 individual segmented current source enables. This split architecture helps to improve glitch, thus resulting in a more constant glitch characteristic across the entire output transfer function. ### Clocks and Termination The internal 12-bit register is updated on the rising edge of the clock. Since the HI5731 clock rate can run to 100MSPS, to minimize reflections and clock noise into the part proper termination should be used. In PCB layout clock runs should be kept short and have a minimum of loads. To guarantee consistent results from board to board controlled impedance PCBs should be used with a characteristic line impedance $Z_O$ of $50\Omega$ . To terminate the clock line, a shunt terminator to ground is the most effective type at a 100MSPS clock rate. A typical value for termination can be determined by the equation: $$R_T = Z_O$$ , for the termination resistor. For a controlled impedance board with a $Z_O$ of $50\Omega,$ the $R_T=50\Omega.$ Shunt termination is best used at the receiving end of the transmission line or as close to the HI5731 CLK pin as possible. FIGURE 21. CLOCK LINE TERMINATION Rise and Fall times and propagation delay of the line will be affected by the Shunt Terminator. The terminator should be connected to DGND. #### Noise Reduction To reduce power supply noise, separate analog and digital power supplies should be used with $0.1\mu F$ and $0.01\mu F$ ceramic capacitors placed as close to the body of the HI5731 as possible on the analog (AV<sub>EE</sub>) and digital (DV<sub>EE</sub>) supplies. The analog and digital ground returns should be connected together back at the device to ensure proper operation on power up. The V<sub>CC</sub> power pin should also be decoupled with a $0.1\mu F$ capacitor. #### Reference The internal reference of the HI5731 is a -1.23V (typical) bandgap voltage reference with 175 $\mu\text{V}/^{O}\text{C}$ of temperature drift (typical). The internal reference is connected to the Control Amplifier which in turn drives the segmented current cells. Reference Out (REF OUT) is internally connected to the Control Amplifier. The Control Amplifier Output (CTRL OUT) should be used to drive the Control Amplifier Input (CTRL IN) and a $0.1\mu\text{F}$ capacitor to analog $V_{EE}$ . This improves settling time by providing an AC ground at the current source base node. The Full Scale Output Current is controlled by the REF OUT pin and the set resistor (RSET). The ratio is: I<sub>OUT</sub> (Full Scale) = (V<sub>REF OUT</sub>/R<sub>SET</sub>) x 16, The internal reference (REF OUT) can be overdriven with a more precise external reference to provide better performance over temperature. Figure 22 illustrates a typical external reference configuration. FIGURE 22. EXTERNAL REFERENCE CONFIGURATION #### Multiplying Capability The HI5731 can operate in two different multiplying configurations. For frequencies from DC to 100kHz, a signal of up to $0.6V_{P-P}$ can be applied directly to the REF OUT pin as shown in Figure 23. FIGURE 23. LOW FREQUENCY MULTIPLYING BANDWIDTH CIRCUIT The signal must have a DC value such that the peak negative voltage equals -1.25V. Alternately, a capacitor can be placed in series with REF OUT if DC multiplying is not required. The lower input bandwidth can be calculated using the following formula: $$C_{IN} = \frac{1}{(2\pi)(1400)(f_{IN})}$$ For multiplying frequencies above 100kHz, the CTRL IN pin can be driven directly as seen in Figure 24. FIGURE 24. HIGH FREQUENCY MULTIPLYING BANDWIDTH CIRCUIT The nominal input/output relationship is defined as: $$\Delta I_{OUT} = \frac{\Delta V_{IN}}{80\Omega}$$ In order to prevent the full scale output current from exceeding 20.48mA, the R<sub>SET</sub> resistor must be adjusted according to the following equation: $$\mathsf{R}_{\text{SET}} = \frac{\mathsf{16V}_{\text{REF}}}{\mathsf{I}_{\text{OUT}}(\text{FULL SCALE}) - \left(\frac{\mathsf{V}_{\text{IN}(\text{PEAK})}}{80\Omega}\right)}.$$ The circuit in Figure 24 can be tuned to adjust the lower cutoff frequency by adjusting capacitor values. Table 1 below illustrates the relationship. **TABLE 1. CAPACITOR SELECTION** | f <sub>IN</sub> | C1 | C2 | |-----------------|---------|-------| | 100kHz | 0.01μF | 1μF | | >1MHz | 0.001μF | 0.1μF | Also, the input signal must be limited to 1V<sub>P-P</sub> to avoid distortion in the DAC output current caused by excessive modulation of the internal current sources. #### **Outputs** The outputs $I_{OUT}$ and $I_{\overline{OUT}}$ are complementary current outputs. Current is steered to either $I_{OUT}$ or $I_{\overline{OUT}}$ in proportion to the digital input code. The sum of the two currents is always equal to the full scale current minus one LSB. The current output can be converted to a voltage by using a load resistor. Both current outputs should have the same load resistor (64 $\Omega$ typically). By using a 64 $\Omega$ load on the output, a 50 $\Omega$ effective output resistance (R<sub>OUT</sub>) is achieved due to the 227 $\Omega$ (±15%) parallel resistance seen looking back into the output. This is the nominal value of the R2R ladder of the DAC. The 50 $\Omega$ output is needed for matching the output with a 50 $\Omega$ line. The load resistor should be chosen so that the effective output resistance (R<sub>OUT</sub>) matches the line resistance. The output voltage is: $$V_{OUT} = I_{OUT} \times R_{OUT}$$ . $I_{OUT}$ is defined in the reference section. $I_{\overline{OUT}}$ is not trimmed to 12 bits, so it is not recommended that it be used in conjunction with $I_{OUT}$ in a differential-to-single-ended application. The compliance range of the output is from - 1.25V to 0V, with a $1V_{P-P}$ voltage swing allowed within this range. TABLE 2. INPUT CODING vs CURRENT OUTPUT | INPUT CODE (D11-D0) | I <sub>OUT</sub> (mA) | l <sub>OUT</sub> (mA) | |---------------------|-----------------------|-----------------------| | 1111 1111 1111 | -20.48 | 0 | | 1000 0000 0000 | -10.24 | -10.24 | | 0000 0000 0000 | 0 | -20.48 | ### Settling Time The settling time of the HI5731 is measured as the time it takes for the output of the DAC to settle to within a $\pm^{1}/_{2}$ LSB error band of its final value during a full scale (code 0000... to 1111.... or 1111... to 0000...) transition. All claims made by Intersil with respect to the settling time performance of the HI5731 have been fully verified by the National Institute of Standards and Technology (NIST) and are fully traceable. #### Glitch The output glitch of the HI5731 is measured by summing the area under the switching transients after an update of the DAC. Glitch is caused by the time skew between bits of the incoming digital data. Typically, the switching time of digital inputs are asymmetrical meaning that the turn off time is faster than the turn on time (TTL designs). Unequal delay paths through the device can also cause one current source to change before another. In order to minimize this, the Intersil HI5731 employes an internal register, just prior to the current sources, which is updated on the clock edge. Lastly, the worst case glitch on traditional D/A converters usually occurs at the major transition (i.e., code 2047 to 2048). However, due to the split architecture of the HI5731, the glitch is moved to the 255 to 256 transition (and every subsequent 256 code transitions thereafter). This split R/2R segmented current source architecture, which decreases the amount of current switching at any one time, makes the glitch practically constant over the entire output range. By making the glitch a constant size over the entire output range this effectively integrates this error out of the end application. In measuring the output glitch of the HI5731 the output is terminated into a $64\Omega$ load. The glitch is measured at any one of the current cell carry (code 255 to 256 transition or any multiple thereof) throughout the DACs output range. The glitch energy is calculated by measuring the area under the voltage-time curve. Figure 26 shows the area considered as glitch when changing the DAC output. Units are typically specified in picoVolt-seconds (pV-s). FIGURE 25. GLITCH TEST CIRCUIT FIGURE 26. MEASURING GLITCH ENERGY ### **Applications** ### **Bipolar Applications** To convert the output of the HI5731 to a bipolar 4V swing, the following applications circuit is recommended. The reference can only provide $125\mu A$ of drive, so it must be buffered to create the bipolar offset current needed to generate the -2V output with all bits 'off'. The output current must be converted to a voltage and then gained up and offset to produce the proper swing. Care must be taken to compensate for the voltage swing and error. FIGURE 27. BIPOLAR OUTPUT CONFIGURATION ### Interfacing to the HSP45106 NCO-16 The HSP45106 is a 16-bit, Numerically Controlled Oscillator (NCO). The HSP45106 can be used to generate various modulation schemes for Direct Digital Synthesis (DDS) applications. Figure 28 shows how to interface an HI5731 to the HSP45106. ### Interfacing to the HSP45102 NCO-12 The HSP45102 is a 12-bit, Numerically Controlled Oscillator (NCO). The HSP45102 can be used to generate various modulation schemes for Direct Digital Synthesis (DDS) applications. Figure 29 shows how to interface an HI5731 to the HSP45102. This high level block diagram is that of a basic PSK modulator. In this example the encoder generates the PSK waveform by driving the Phase Modulation Inputs (P1, P0) of the HSP45102. The P1-0 inputs impart a phase shift to the carrier wave as defined in Table 2. **TABLE 3. PHASE MODULATION INPUT CODING** | P1 | P0 | PHASE SHIFT (DEGREES) | | | | |----|----|-----------------------|--|--|--| | 0 | 0 | 0 | | | | | 0 | 1 | 90 | | | | | 1 | 0 | 270 | | | | | 1 | 1 | 180 | | | | The data port of the HSP45102 drives the 12-bit HI5731 DAC which converts the NCO output into an analog waveform. The output filter connected to the DAC can be tailored to remove unwanted spurs for the desired carrier frequency. The controller is used to load the desired center frequency and control the HSP45102. The HI5731 coupled with the HSP45102 make an inexpensive PSK modulator with Spurious Free performance down to -76dBc. ### **Definition of Specifications** **Integral Linearity Error, INL,** is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve. Differential Linearity Error, DNL, is the measure of the error in step size between adjacent codes along the converter's transfer curve. Ideally, the step size is 1 LSB from one code to the next, and the deviation from 1 LSB is known as DNL. A DNL specification of greater than -1 LSB guarantees monotonicity. **Feedthru**, is the measure of the undesirable switching noise coupled to the output. Output Voltage Full Scale Settling Time, is the time required from the 50% point on the clock input for a full scale step to settle within an $\pm^{1}/_{2}$ LSB error band. Output Voltage Small Scale Settling Time, is the time required from the 50% point on the clock input for a 100mV step to settle within an $^{1}/_{2}$ LSB error band. This is used by applications reconstructing highly correlated signals such as sine waves with more than 5 points per cycle. **Glitch Area, GE**, is the switching transient appearing on the output during a code transition. It is measured as the area under the curve and expressed as a picoVolt-time specification (typically pV-s). **Differential Gain,** $\Delta A_V$ , is the gain error from an ideal sine wave with a normalized amplitude. **Differential Phase,** $\Delta\Phi$ , is the phase error from an ideal sine wave. **Signal to Noise Ratio, SNR,** is the ratio of a fundamental to the noise floor of the analog output. The first 5 harmonics are ignored, and an output filter of $^{1}/_{2}$ the clock frequency is used to eliminate alias products. **Total Harmonic Distortion, THD,** is the ratio of the DAC output fundamental to the RMS sum of the harmonics. The first 5 harmonics are included, and an output filter of $^{1}/_{2}$ the clock frequency is used to eliminate alias products. **Spurious Free Dynamic Range, SFDR**, is the amplitude difference from a fundamental to the largest harmonically or non-harmonically related spur. A sine wave is loaded into the D/A and the output filtered at $^{1}/_{2}$ the clock frequency to eliminate noise from clocking alias terms. Intermodulation Distortion, IMD, is the measure of the sum and difference products produced when a two tone input is driven into the D/A. The distortion products created will arise at sum and difference frequencies of the two tones. IMD can be calculated using the following equation: IMD = $\frac{20 \text{Log (RMS of Sum and Difference Distortion Products)}}{(\text{RMS Amplitude of the Fundamental})}.$ FIGURE 28. MODULATOR USING THE HI5731 AND THE HSP45106 16-BIT NCO FIGURE 29. PSK MODULATOR USING THE HI5731 AND THE HSP45102 12-BIT NCO ### Die Characteristics ### **DIE DIMENSIONS** 161.5 mils x 160.7 mils x 19 mils ### **METALLIZATION** Type: AlSiCu Thickness: M1 - 8kÅ, M2 - 17kÅ ### **PASSIVATION** Type: Sandwich Passivation Undoped Silicon Glass (USG) + Nitride Thickness: USG - 8kÅ, Nitride - 4.2kÅ Total 12.2kÅ + 2kÅ ### SUBSTRATE POTENTIAL (POWERED UP) $V_{\mathsf{EED}}$ ### Metallization Mask Layout HI5731 ### Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - 4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and eA are measured with the leads constrained to be perpendicular to datum -C-. - 7. e<sub>B</sub> and e<sub>C</sub> are measured at the lead tips with the leads unconstrained. e<sub>C</sub> must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). **E28.6** (JEDEC MS-011-AB ISSUE B) 28 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIM | | | |----------------|--------|-------|-----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.250 | - | 6.35 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.125 | 0.195 | 3.18 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.030 | 0.070 | 0.77 | 1.77 | 8 | | С | 0.008 | 0.015 | 0.204 | 0.381 | - | | D | 1.380 | 1.565 | 35.1 | 39.7 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | E | 0.600 | 0.625 | 15.24 | 15.87 | 6 | | E1 | 0.485 | 0.580 | 12.32 | 14.73 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | e <sub>A</sub> | 0.600 | BSC | 15.24 BSC | | 6 | | e <sub>B</sub> | - | 0.700 | - | 17.78 | 7 | | L | 0.115 | 0.200 | 2.93 | 5.08 | 4 | | N | 2 | 8 | 2 | 8 | 9 | Rev. 1 12/00 ### Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M28.3 (JEDEC MS-013-AE ISSUE C) 28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|--------|----------------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.013 | 0.0200 | 0.33 | 0.51 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.6969 | 0.7125 | 17.70 | 18.10 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.05 | BSC | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.01 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 28 | | 2 | .8 | 7 | | α | 0° | 8 <sup>o</sup> | 0° | 8° | - | Rev. 0 12/93 All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at website <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com