# 8-Mbit (1M x 8) Static RAM

#### **Features**

- · High speed
  - $t_{AA} = 10 \text{ ns}$
- · Low active power
  - $I_{CC} = 110 \text{ mA}$
- Low CMOS standby power
  - $I_{SB2} = 20 \text{ mA}$
- 2.0V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE and OE features
- Available in lead-free 36-ball FBGA and 44-pin TSOP II ZS44 packages

#### Functional Description<sup>[1]</sup>

The CY7C1059DV33 is a high-performance CMOS Static RAM organized as 1M words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O7) is then written into the location specified on the address pins ( $A_0$  through  $A_{19}$ ).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins  $(I/O_0)$  through  $I/O_7$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a Write operation ( $\overline{CE}$  LOW, and  $\overline{WE}$  LOW).

The CY7C1059DV33 is available in 36-ball FBGA and 44-pin TSOP II package with center power and ground (revolutionary)



1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.



#### **Pin Configuration**





#### **Selection Guide**

|                              | -10 | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 10  | ns   |
| Maximum Operating Current    | 110 | mA   |
| Maximum CMOS Standby Current | 20  | mA   |



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage on  $\rm V_{CC}$  to Relative  $\rm GND^{[2]}$  .... –0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State  $^{[2]}$  ......-0.3V to  $\rm V_{CC}$  + 0.3V

| DC Inp   | ut Voltage <sup>[2]</sup> | . $-0.3$ V to V <sub>CC</sub> + 0.3V |
|----------|---------------------------|--------------------------------------|
| Curren   | t into Outputs (LOW)      | 20 mA                                |
| Static D | Discharge Voltage         | >2001V                               |
| (per MI  | L-STD-883, Method 3015)   |                                      |
| Latch-u  | ıp Current                | >200 mA                              |
|          |                           |                                      |

#### **Operating Range**

| Range      | <b>Ambient Temperature</b> | v <sub>cc</sub>               |  |
|------------|----------------------------|-------------------------------|--|
| Industrial | -40°C to +85°C             | $3.3\text{V} \pm 0.3\text{V}$ |  |

#### **Electrical Characteristics** Over the Operating Range

|                  |                                                |                                                                                                        |                                                            | _    | 10                    |    |
|------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|-----------------------|----|
| Parameter        | Description                                    | Test Conditions                                                                                        | Min.                                                       | Max. | Unit                  |    |
| V <sub>OH</sub>  | Output HIGH Voltage                            | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$                                                              |                                                            | 2.4  |                       | V  |
| V <sub>OL</sub>  | Output LOW Voltage                             | $V_{CC}$ = Min., $I_{OL}$ = 8.0 mA                                                                     |                                                            |      | 0.4                   | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                        |                                                            | 2.0  | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup>               |                                                                                                        |                                                            | -0.3 | 0.8                   | V  |
| I <sub>IX</sub>  | Input Leakage Current                          | $GND \le V_I \le V_{CC}$                                                                               | $GND \leq V_{I} \leq V_{CC}$                               |      | +1                    | μΑ |
| I <sub>OZ</sub>  | Output Leakage Current                         | $GND \le V_{OUT} \le V_{CC}$ , Output D                                                                | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , Output Disabled |      | +1                    | μΑ |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                      | $V_{CC} = Max.$ , $f = f_{MAX} = 1/t_{RC}$ 100 MHz                                                     |                                                            |      | 110                   | mA |
|                  | Supply Current                                 |                                                                                                        | 83 MHz                                                     |      | 100                   |    |
|                  |                                                |                                                                                                        | 66 MHz                                                     |      | 90                    |    |
|                  |                                                |                                                                                                        | 40 MHz                                                     |      | 80                    |    |
| I <sub>SB1</sub> | Automatic CE Power-down<br>Current —TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH} V_{IN} \ge V_{IH}$<br>or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ |                                                            |      | 40                    | mA |
| I <sub>SB2</sub> | Automatic CE Power-down Current — CMOS Inputs  | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3$   | 3V, f = 0                                                  |      | 20                    | mA |

### Capacitance<sup>[3]</sup>

| Parameter        | Parameter Description Test Conditions |                                         | Max. | Unit |
|------------------|---------------------------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance                     | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 16   | pF   |
| C <sub>OUT</sub> | I/O Capacitance                       | $V_{CC} = 3.3V$                         | 16   | pF   |

#### Thermal Resistance<sup>[3]</sup>

| Parameter         | Description                              | Test Conditions                                                         | FBGA | TSOP II | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|------|---------|------|
| $\Theta_{\sf JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 x 4.5 inch, four-layer printed circuit board | TBD  | TBD     | °C/W |
| Θ <sub>JC</sub>   | Thermal Resistance (Junction to Case)    |                                                                         | TBD  | TBD     | °C/W |

Document #: 001-00061 Rev. \*B

V<sub>IL</sub> (min.) = -2.0V and V<sub>IH</sub> (max.) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns.
 Tested initially and after any design or process changes that may affect these parameters.



#### AC Test Loads and Waveforms<sup>[4]</sup>



### AC Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                                   |                                               | _    | 10   |      |  |
|-----------------------------------|-----------------------------------------------|------|------|------|--|
| Parameter                         | Description                                   | Min. | Max. | Unit |  |
| Read Cycle                        |                                               | - 1  | 1    |      |  |
| t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (typical) to the first access | 100  |      | μS   |  |
| t <sub>RC</sub>                   | Read Cycle Time                               | 10   |      | ns   |  |
| t <sub>AA</sub>                   | Address to Data Valid                         |      | 10   | ns   |  |
| t <sub>oha</sub>                  | Data Hold from Address Change                 | 3    |      | ns   |  |
| t <sub>ACE</sub>                  | CE LOW to Data Valid                          |      | 10   | ns   |  |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                          |      | 5    | ns   |  |
| t <sub>LZOE</sub>                 | OE LOW to Low-Z                               | 0    |      | ns   |  |
| t <sub>HZOE</sub>                 | OE HIGH to High-Z <sup>[7, 8]</sup>           |      | 5    | ns   |  |
| t <sub>LZCE</sub>                 | CE LOW to Low-Z <sup>[8]</sup>                | 3    |      | ns   |  |
| t <sub>HZCE</sub>                 | CE HIGH to High-Z <sup>[7, 8]</sup>           |      | 5    | ns   |  |
| t <sub>PU</sub>                   | CE LOW to Power-up                            | 0    |      | ns   |  |
| t <sub>PD</sub>                   | CE HIGH to Power-down                         |      | 10   | ns   |  |
| Write Cycle <sup>[9,</sup>        | 10]                                           |      |      |      |  |
| t <sub>WC</sub>                   | Write Cycle Time                              | 10   |      | ns   |  |
| t <sub>SCE</sub>                  | CE LOW to Write End                           | 7    |      | ns   |  |
| t <sub>AW</sub>                   | Address Set-up to Write End                   | 7    |      | ns   |  |
| t <sub>HA</sub>                   | Address Hold from Write End                   | 0    |      | ns   |  |
| t <sub>SA</sub>                   | Address Set-up to Write Start                 | 0    |      | ns   |  |
| t <sub>PWE</sub>                  | WE Pulse Width                                | 7    |      | ns   |  |
| t <sub>SD</sub>                   | Data Set-up to Write End                      | 5    |      | ns   |  |
| t <sub>HD</sub>                   | Data Hold from Write End                      | 0    |      | ns   |  |
| t <sub>LZWE</sub>                 | WE HIGH to Low-Z <sup>[8]</sup>               | 3    |      | ns   |  |
| t <sub>HZWE</sub>                 | WE LOW to High-Z <sup>[7, 8]</sup>            |      | 5    | ns   |  |

- 4. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).

- shown in Figure (c).

  5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V.

  6. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at stable, typical V<sub>CC</sub> values until the first memory access can be performed.

  7. t<sub>HZOE</sub>, t<sub>HZOE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (d) of AC Test Loads. Transition is measured when the outputs enter a high impedance state.

  8. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

  9. The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.

  10. The minimum Write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



#### Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[11]</sup>                                | Min.            | Max. | Unit |
|---------------------------------|--------------------------------------|-----------------------------------------------------------|-----------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                           | 2.0             |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR} = 2.0V$ ,                                |                 | 20   | mA   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | $CE \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ or | 0               |      | ns   |
| t <sub>R</sub> <sup>[12]</sup>  | Operation Recovery Time              | $V_{\text{IN}} \leq 0.3V$                                 | t <sub>RC</sub> |      | ns   |

#### **Data Retention Waveform**



#### **Switching Waveforms**

Read Cycle No. 1<sup>[13, 14]</sup>



# Read Cycle No. 2 (OE Controlled)[14, 15]



#### Notes:

- Notes:
  11. No inputs may exceed V<sub>CC</sub> + 0.3V
  12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 µs or stable at V<sub>CC(min.)</sub> ≥ 50 µs.
  13. Device is continuously selected. OE, CE = V<sub>IL</sub>.
  14. WE is HIGH for Read cycle.
  15. Address valid prior to or coincident with CE transition LOW.



#### **Switching Waveforms**(continued)

Write Cycle No. 1(WE Controlled, OE HIGH During Write)[16, 17]



Write Cycle No. 2 (WE Controlled, OE LOW)[17]



Notes: 16. Data I/O is high-impedance if  $\overline{OE} = V_{|H-}$  17. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

18. During this period the I/Os are in the output state and input signals should not be applied.



#### **Truth Table**

| CE | OE | WE | 1/O <sub>0</sub> –1/O <sub>7</sub> | Mode       | Power                      |
|----|----|----|------------------------------------|------------|----------------------------|
| Н  | Х  | X  | High-Z                             | Power-down | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z                             |            |                            |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type             | Operating<br>Range |
|---------------|---------------------|--------------------|--------------------------|--------------------|
| 10            | CY7C1059DV33-10BAXI | 51-85105           | 36-ball FBGA (Pb-Free)   | Industrial         |
|               | CY7C1059DV33-10ZSXI | 51-85087           | 44-pin TSOP II (Pb-Free) |                    |

Please contact your local Cypress sales representative for availability of these parts.

#### **Package Diagrams**

#### 36-Ball FBGA (7.00 mm x 8.5 mm x 1.2 mm) (51-85105)

TOP VIEW BOTTOM VIEW







51-85105-\*D



#### Package Diagrams (continued)

#### 44-pin TSOP II (51-85087)

DIMENSION IN MM (INCH)
MAX
MIN









All product and company names mentioned in this document may be the trademarks of their respective holders.



# **Document History Page**

|      | ocument Title: CY7C1059DV33 8-Mbit (1M x 8) Static RAM ocument Number: 001-00061 |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------|----------------------------------------------------------------------------------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| REV. | ECN NO.                                                                          | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| **   | 342195                                                                           | See ECN    | PCI                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| *A   | 380574                                                                           | See ECN    | SYT                | Redefined $I_{CC}$ values for Com'l and Ind'l temperature ranges $I_{CC}$ (Com'l): Changed from 110, 90 and 80 mA to 110, 100 and 95 mA for 8, 10 and 12 ns speed bins respectively $I_{CC}$ (Ind'l): Changed from 110, 90 and 80 mA to 120, 110 and 105 mA for 8, 10 and 12 ns speed bins respectively Changed the Capacitance values from 8 pF to 10 pF on Page # 3                                                                                                                                                                                                                      |  |
| *B   | 485796                                                                           | See ECN    | NXR                | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Removed -8 and -12 Speed bins from product offering, Removed Commercial Operating Range option, Modified Maximum Ratings for DC input voltage from -0.5V to -0.3V and $V_{CC}$ + 0.5V to $V_{CC}$ + 0.3V Updated footnote #7 on High-Z parameter measurement Added footnote #11 Changed the Description of $I_{IX}$ from Input Load Current to Input Leakage Current. Updated the Ordering Information table and Replaced Package Name column with Package Diagram. |  |