## 4-bit Bidirectional Universal Shift Register

# **HITACHI**

### **Description**

This bidirectional shift register is designed to incorporate virtually all of the features a system designer may want in a shift register. It features parallel inputs, parallel outputs, right shift and left shift serial inputs, operating mode control inputs, and a direct overriding clear line. The register has four distinct modes of operation: parallel (broadside) load, shift right (in the direction  $Q_A$  toware  $Q_D$ ); shift left; inhibit clock (do nothing).

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs,  $S_0$  and  $S_1$ , high. The data are loaded into their respective flip-flops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when  $S_0$  is high and  $S_1$  is low. Serial data for this mode is entered at the shift right data input. When  $S_0$  is low and  $S_1$  is high, data shifts left synchronously and new data is entered at the shift left serial input. Clocking of the flip-flops is inhibited when both mode control inputs are low. The mode control inputs should be changed only when the clock input is high.

#### **Features**

• High Speed Operation:  $t_{pd}$  (Clock to Q) = 12 ns typ ( $C_L = 50 \text{ pF}$ )

• High Output Current: Fanout of 10 LSTTL Loads

• Wide Operating Voltage:  $V_{CC} = 2 \text{ to } 6 \text{ V}$ 

Low Input Current: 1 μA max

• Low Quiescent Supply Current:  $I_{CC}$  (static) = 4  $\mu$ A max



### **Function Table**

#### Inputs

| Operating     |       | Мо             | de             |        | Serial     |             | Pa | ıral | el |   | Outp           | uts                        |                            |                 |
|---------------|-------|----------------|----------------|--------|------------|-------------|----|------|----|---|----------------|----------------------------|----------------------------|-----------------|
| Mode          | Clear | S <sub>1</sub> | S <sub>0</sub> | Clock  | Shift Left | Shift Right | Α  | В    | С  | D | Q <sub>A</sub> | $Q_{\scriptscriptstyle B}$ | Q <sub>c</sub>             | Q <sub>D</sub>  |
| Clear         | L     | Χ              | Χ              | Х      | Χ          | Х           | Χ  | Χ    | Χ  | Χ | L              | L                          | L                          | L               |
| Parallel load | Н     | Н              | Н              | $\int$ | Х          | Х           | а  | b    | С  | d | а              | b                          | С                          | d               |
| Shift right   | Н     | L              | Н              | $\int$ | Х          | Н           | Χ  | Χ    | Χ  | Χ | Н              | $\mathbf{Q}_{An}$          | $\mathbf{Q}_{\mathrm{Bn}}$ | Q <sub>Cn</sub> |
|               | Н     | L              | Н              | $\int$ | Х          | L           | Χ  | Χ    | Χ  | Χ | L              | $\mathbf{Q}_{An}$          | $\boldsymbol{Q_{Bn}}$      | Q <sub>Cn</sub> |
| Shift left    | Н     | Н              | L              |        | Н          | Х           | Χ  | Χ    | Χ  | Χ | $Q_{Bn}$       | $\mathbf{Q}_{Cn}$          | $\mathbf{Q}_{Dn}$          | Н               |
|               | Н     | Н              | L              | $\int$ | L          | Х           | Χ  | Χ    | Χ  | Χ | $Q_{Bn}$       | $Q_{Cn}$                   | $Q_{Dn}$                   | L               |
| Hold          | Н     | L              | L              | Χ      | Χ          | Χ           | Χ  | Χ    | Χ  | Χ | $Q_{A0}$       | $Q_{B0}$                   | $Q_{co}$                   | Q <sub>D0</sub> |
|               | Н     | Χ              | Χ              | L      | Χ          | Х           | Χ  | Χ    | Χ  | Χ | $Q_{A0}$       | $Q_{B0}$                   | $Q_{co}$                   | Q <sub>D0</sub> |
|               | Н     | Χ              | Χ              | Н      | Χ          | Х           | Х  | Χ    | Χ  | Χ | $Q_{A0}$       | $Q_{B0}$                   | $Q_{co}$                   | Q <sub>D0</sub> |

H: high level (Steady state)L: low level (Steady state)

X: don't care

: transition from low to high level.

a, b, c, d : the level of steady-state input at inputs A, B, C or D respectively.

 $Q_{A0},\,Q_{B0},\,Q_{C0},\,Q_{D0}\quad :\quad \text{the level of }Q_{A},\,Q_{B},\,Q_{C}\,\,\text{or}\,\,Q_{D}\,\,\text{respectively, before the indicated steady-state input}$ 

conditions were established.

 $Q_{An}, Q_{Bn}, Q_{Cn}, Q_{Dn}$ : the level of  $Q_A, Q_B, Q_C$  or  $Q_D$  respectively before the most recent  $\sqrt{\phantom{a}}$  transition of

the clock.

## **Pin Arrangement**



## **Timing Diagram**



#### HITACHI

## Logic Diagram



## **DC** Characteristics

|                          |                 |                     | Ta = | = 25°( |      | Ta = -<br>+85°C | -40 to |      |                                                     |    |
|--------------------------|-----------------|---------------------|------|--------|------|-----------------|--------|------|-----------------------------------------------------|----|
| Item                     | Symbol          | V <sub>cc</sub> (V) | Min  | Тур    | Max  | Min             | Max    | Unit | Test Conditions                                     |    |
| Input voltage            | V <sub>IH</sub> | 2.0                 | 1.5  | _      | _    | 1.5             | _      | V    |                                                     |    |
|                          |                 | 4.5                 | 3.15 | i —    | _    | 3.15            | _      | =    |                                                     |    |
|                          |                 | 6.0                 | 4.2  | _      | _    | 4.2             | _      | =    |                                                     |    |
|                          | V <sub>IL</sub> | 2.0                 | _    | _      | 0.5  | _               | 0.5    | V    |                                                     |    |
|                          |                 | 4.5                 | _    | _      | 1.35 | _               | 1.35   | _    |                                                     |    |
|                          |                 | 6.0                 | _    | _      | 1.8  | _               | 1.8    | =    |                                                     |    |
| Output voltage           | V <sub>OH</sub> | 2.0                 | 1.9  | 2.0    |      | 1.9             | _      | V    | Vin = $V_{IH}$ or $V_{IL}$ $I_{OH} = -20 \mu$       | ιΑ |
|                          |                 | 4.5                 | 4.4  | 4.5    | _    | 4.4             | _      | _    |                                                     |    |
|                          |                 | 6.0                 | 5.9  | 6.0    | _    | 5.9             | _      | =    |                                                     |    |
|                          |                 | 4.5                 | 4.18 | 3 —    |      | 4.13            | _      | _    | $I_{OH} = -4 \text{ m}.$                            | Α  |
|                          |                 | 6.0                 | 5.68 | 3 —    | _    | 5.63            | _      | =    | $I_{OH} = -5.2$                                     | mA |
|                          | V <sub>OL</sub> | 2.0                 | _    | 0.0    | 0.1  | _               | 0.1    | V    | $Vin = V_{IH} \text{ or } V_{IL} I_{OL} = 20 \mu A$ | ١  |
|                          |                 | 4.5                 | _    | 0.0    | 0.1  | _               | 0.1    | _    |                                                     |    |
|                          |                 | 6.0                 | _    | 0.0    | 0.1  | _               | 0.1    | _    |                                                     |    |
|                          |                 | 4.5                 | _    | _      | 0.26 | _               | 0.33   | =    | $I_{OL} = 4 \text{ mA}$                             |    |
|                          |                 | 6.0                 | _    | _      | 0.26 | _               | 0.33   | _    | $I_{OL} = 5.2 \text{ m}$                            | Α  |
| Input current            | lin             | 6.0                 | _    | _      | ±0.1 | _               | ±1.0   | μΑ   | Vin = V <sub>CC</sub> or GND                        |    |
| Quiescent supply current | I <sub>cc</sub> | 6.0                 | _    | _      | 4.0  | _               | 40     | μΑ   | $Vin = V_{CC}$ or GND, lout = 0                     | μΑ |

**AC Characteristics** ( $C_L = 50 \text{ pF}$ , Input  $t_r = t_f = 6 \text{ ns}$ )

|                   |                  | V <sub>cc</sub> (V) | Ta = 25°C |     |     | Ta = −40 to<br>+85°C |     |      |                         |  |
|-------------------|------------------|---------------------|-----------|-----|-----|----------------------|-----|------|-------------------------|--|
| Item              | Symbol           |                     | Min       | Тур | Max | Min                  | Max | Unit | Test Conditions         |  |
| Maximum clock     | f <sub>max</sub> | 2.0                 | _         | _   | 6   | _                    | 5   | ns   |                         |  |
| frequency         |                  | 4.5                 | _         | _   | 30  | _                    | 24  | =    |                         |  |
|                   |                  | 6.0                 | _         | _   | 35  | _                    | 28  | =    |                         |  |
| Propagation delay | t <sub>PHL</sub> | 2.0                 | _         | _   | 140 | _                    | 175 | ns   | Clock to Q              |  |
| time              |                  | 4.5                 | _         | 12  | 28  | _                    | 35  | =    |                         |  |
|                   |                  | 6.0                 | _         | _   | 24  | _                    | 30  | =    |                         |  |
|                   | t <sub>PLH</sub> | 2.0                 | _         | _   | 140 | _                    | 175 | ns   | _                       |  |
|                   |                  | 4.5                 | _         | 12  | 28  | _                    | 35  | =    |                         |  |
|                   |                  | 6.0                 | _         | _   | 24  | _                    | 30  | =    |                         |  |
|                   | t <sub>PHL</sub> | 2.0                 | _         | _   | 150 | _                    | 190 | ns   | Clear to Q              |  |
|                   |                  | 4.5                 | _         | 13  | 30  | _                    | 38  | =    |                         |  |
|                   |                  | 6.0                 | _         | _   | 26  | _                    | 33  | =    |                         |  |
| Pulse width       | t <sub>w</sub>   | 2.0                 | 80        | _   |     | 100                  | _   | ns   | Clock or Clear          |  |
|                   |                  | 4.5                 | 16        | 6   | _   | 20                   | _   | _    |                         |  |
|                   |                  | 6.0                 | 14        | _   | _   | 17                   | _   | =    |                         |  |
| Setup time        | t <sub>su</sub>  | 2.0                 | 100       | _   |     | 125                  | _   | ns   | A, B, C or D to Clock   |  |
|                   |                  | 4.5                 | 20        | 7   |     | 25                   | _   | _    |                         |  |
|                   |                  | 6.0                 | 17        | _   | _   | 21                   | _   | =    |                         |  |
|                   |                  | 2.0                 | 150       | _   |     | 187                  | _   | ns   | Mode controls to Clock  |  |
|                   |                  | 4.5                 | 30        | 17  | _   | 37                   | _   | _    |                         |  |
|                   |                  | 6.0                 | 25        | _   | _   | 31                   | _   | _    |                         |  |
| Hold time         | t <sub>h</sub>   | 2.0                 | 0         | _   |     | 0                    | _   | ns   | Any input               |  |
|                   |                  | 4.5                 | 0         | -4  |     | 0                    | _   | _    |                         |  |
|                   |                  | 6.0                 | 0         | _   | _   | 0                    | _   | =    |                         |  |
| Removal time      | t <sub>rem</sub> | 2.0                 | 25        | _   |     | 31                   | _   | ns   | Clear inactive to Clock |  |
|                   |                  | 4.5                 | 5         | 1   | _   | 6                    | _   | _    |                         |  |
|                   |                  | 6.0                 | 4         | _   | _   | 5                    | _   | _    |                         |  |
| Output rise/fall  | t <sub>TLH</sub> | 2.0                 | _         | _   | 75  | _                    | 95  | ns   |                         |  |
| time              | $t_{\text{THL}}$ | 4.5                 | _         | 5   | 15  | _                    | 19  |      |                         |  |
|                   |                  |                     |           |     |     |                      |     | _    |                         |  |

13

10

5

16

10

рF

6.0

Input capacitance Cin

Unit: mm 19.20 20.00 Max 16 7.40 Max 6.30 1.3 1.11 Max 7.62 5.06 Max 2.54 Min 0.51 Min  $0.25^{+0.13}_{-0.05}$  $0.48 \pm 0.10$  $2.54\pm0.25$  $0^{\circ} - 15^{\circ}$ Hitachi Code DP-16 **JEDEC** Conforms EIAJ Conforms Weight (reference value) 1.07 g

#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HTACHI

#### Hitachi, Ltd.

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

NorthAmerica URL Europe

http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

http:semiconductor.hitachi.com/

http://www.hitachi.co.jp/Sicd/indx.htm Japan

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0

Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road

Maidenhead Berkshire SL6 8YA, United Kingdom

Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666

Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218

Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.