# SC4215A Very Low Input /Very Low Dropout 2 Amp Regulator With Enable ## **POWER MANAGEMENT** ### Description The SC4215A is a high performance positive voltage regulator designed for use in applications requiring very low input voltage and very low dropout voltage at up to 2 amperes. It operates with a Vin as low as 1.4V, with output voltage programmable as low as 0.5V. The SC4215A features ultra low dropout, ideal for applications where Vout is very close to Vin. Additionally, the SC4215A has an enable pin to further reduce power dissipation while shut- down. The SC4215A provides excellent regulation over variations in line, load and temperature. The SC4215A is available in the SOIC-8EDP (Exposed Die Pad) package. The output voltage can be set via an external divider or to fixed settings of 0.5V and 1.2V depending on how the FB pin is configured. ### **Features** - Input Voltage as low as 1.4V - 400mV dropout @ 2A - ◆ Adjustable output from 0.5V - Over current and over temperature protection - Enable pin - ◆ 10µA quiescent current in shutdown - Full industrial temperature range - Available in SOIC-8EDP Lead-free package, fully WEEE and RoHS compliant ## **Applications** - ◆ Telecom/Networking cards - Motherboards/Peripheral cards - Industrial applications - ♦ Wireless infrastructure - Set top boxes - Medical equipment - Notebook computers - Battery powered systems ## Typical Application Circuits ## **Absolute Maximum Ratings** Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Max | Units | |-----------------------------------------------------|----------------------------|--------------------|-------| | Vin, EN, Vo, FB to GND | | 7 | V | | Power Dissipation | $P_{\scriptscriptstyle D}$ | Internally Limited | W | | Thermal Resistance Junction to Ambient SOIC-8EDP(1) | $\theta_{\sf JA}$ | 36 | °C/W | | Thermal Resistance Junction to Case SOIC-8EDP(1) | $\theta_{ extsf{JC}}$ | 5.5 | °C/W | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Operating Junction Temperature Range | T <sub>J</sub> | -40 to +125 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | 300 | °C | | ESD Rating (Human Body Model) | V <sub>ESD</sub> | 2 | kV | Note: (1) 2 square inch of FR-4, double sided, 1 oz. minimum copper weight. ## **Electrical Characteristics** Unless specified: $V_{EN} = V_{IN}$ , $V_{FB} = V_{O_i}$ , $V_{IN} = 1.40V$ to 6.0V, $V_{O} = V_{IN}$ -0.5V and $I_{O} = 10\mu A$ to 2A. Values in **bold** apply over the full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | | |--------------------------------------|-----------------------|-----------------------------------------------------------------------------|------|---------|------|-------|--| | VIN | | | | | | | | | Supply Voltage Range | V <sub>IN</sub> | | 1.40 | | 6.0 | V | | | Quiescent Current | lα | $V_{IN} = 3.3V, I_{O} = 0A$ | | | 3 | mA | | | | | V <sub>IN</sub> = 6.0V, V <sub>EN</sub> = 0V | | 10 | 50 | μA | | | vo | | | | | | | | | Output Voltage <sup>(1)</sup> | V | $V_{IN} = V_{O} + 0.5V, I_{O} = 10mA$ | 20/ | | 120/ | | | | (Fixed Voltage, V <sub>FB</sub> = 0) | V <sub>o</sub> | $V_{IN} = 1.8V, I_{O} = 0.8A, 0^{\circ}C \le T_{J} = T_{A} \le 85^{\circ}C$ | -2% | $V_{o}$ | +2% | V | | | | | Full $I_o$ and $V_{\rm IN}$ range | -3% | | +3% | | | | Line Regulation <sup>(1)</sup> | REG <sub>(LINE)</sub> | I <sub>o</sub> = 10mA | | 0.2 | 0.4 | %/V | | | Load Regulation <sup>(1)</sup> | REG <sub>(LOAD)</sub> | I <sub>o</sub> = 10mA to 2A | | 0.5 | 1.5 | % | | ## Electrical Characteristics (Cont.) Unless specified: $V_{EN} = V_{IN}$ , $V_{FB} = V_{O_{.}} V_{IN} = 1.40 V$ to 6.0V, $V_{O} = V_{IN}$ -0.5V and $I_{O} = 10 \mu A$ to 2A. Values in **bold** apply over the full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |---------------------------------------|---------------------|---------------------------------------------------------|-------|------|-------|-------| | VO (Cont.) | | | | | | | | Dropout Voltage(1)(2) | | I <sub>0</sub> = 1A | | 90 | 400 | mV | | | | $I_{0} = 1A, 1.6V \le V_{IN} \le 6.0V$ | | | 200 | | | | V <sub>D</sub> | I <sub>0</sub> = 1.5A | | 200 | 500 | mV | | | | $I_{\rm O}$ = 1.5A, 1.6V $\leq V_{\rm IN} \leq 6.0V$ | | | 300 | | | | | $I_0 = 2A, V_0 = V_{IN} -0.6V$ | | 300 | 600 | mV | | | | $I_0 = 2A, 1.6V \le V_{IN} \le 6.0V$ | | | 400 | | | Minimum Load Current(3)(4) | I <sub>o</sub> | | | | 10 | μA | | Current Limit <sup>(4)</sup> | I <sub>CL</sub> | | 2.1 | 3 | 4.4 | А | | Feedback | | | | | | | | Reference Voltage <sup>(1)</sup> | V <sub>REF</sub> | $V_{IN} = 3.3V, V_{FB} = V_{OUT}, I_{O} = 10 \text{mA}$ | 0.495 | 0.5 | 0.505 | V | | | | | 0.490 | | 0.510 | | | Feedback Pin Current <sup>(4)</sup> | I <sub>ADJ</sub> | $V_{FB} = V_{REF}$ | | 80 | 200 | nA | | Feedback Pin Threshold <sup>(5)</sup> | V <sub>TH(FB)</sub> | | 0.05 | 0.16 | 0.40 | V | | EN | | | · | | | | | Enable Pin Current | I <sub>EN</sub> | $V_{EN} = 0V, V_{IN} = 3.3V$ | | 1.5 | 10 | μA | | Enable Pin Threshold | V <sub>IH</sub> | V <sub>IN</sub> = 3.3V | 1.6 | | | V | | | V <sub>IL</sub> | V <sub>IN</sub> = 3.3V | | | 0.4 | | | Over Temperature Protect | ion | | • | • | • | | | High Trip level | T <sub>HI</sub> | | | 160 | | °C | | Hysteresis | T <sub>HYST</sub> | | | 10 | | °C | ### Notes: - (1) Low duty cycle pulse testing with Kelvin connections required. - (2) Defined as the input to output differential at which the output voltage drops to 1.5% below the value measured at a differential of 0.8V. - (3) Required to maintain regulation. Voltage set resistors R1 and R2 are usually utilized to meet this requirement. - (4) Guaranteed by design. - When $V_{FB}$ exceeds this threshold, the "Sense Select" switch disconnects the internal feedback chain from the error amplifier and connects $V_{FB}$ instead. | Ordering Information | | | | | | |-------------------------------|------------------|-------------------------------|--|--|--| | Part Number | Package | Temp. Range (T <sub>J</sub> ) | | | | | SC4215ASTRT <sup>(1)(2)</sup> | SOIC-8EDP | -40 to +125°C | | | | | SC4215AEVB | Evaluation Board | | | | | #### Notes: - (1) Only available in tape and reel packaging, 2500 devices for the SOIC-8EDP package. - (2) Lead-free product. This product is fully WEEE and RoHS compliant. # Pin Configuration ## Pin Descriptions | Pin # | Pin Name | Pin Desciption | | | |-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2 | EN | Enable Input. Pulling this pin below 0.4V turns the regulator off, reducing the quiescent current to a fraction of its operating value. The device will be enabled if this pin is left open. Connect to VIN if not being used. | | | | 3 | VIN | Input voltage. For regulation at full load, the input to this pin must be between (VO+ 0.5V) and 6.0V. Minimum VIN = 1.4V. A large bulk capacitance should be placed closely to this pin to ensure that the input supply does not sag below 1.4V. Also a minimum of 4.7uF ceramic capacitor should be placed directly at this pin. | | | | 6 | VO | The pin is the power output of the device. A minimum of 10uF capacitor should be placed directly at this pin. | | | | 7 | FB | When this pin is grounded, an internal resistor divider sets the output voltage to 1.2V. If connected to the Vo pin, the output voltage will be set at 0.5V. If external feedback resistors are used, the output voltage will be (See Application Circuits on page 1): $VO = \frac{0.5(R1+R2)}{R2} Volts$ | | | | 8 | GND | Reference ground. The GND pin and the exposed die pad must be connected together at the IC pir | | | | 1,4,5 | NC | No Connection. | | | | | THERMAL<br>PAD | Pad for heatsinking purposes. Connect to ground plane using multiple vias. Not electrically connected internally. | | | # Block Diagram # Marking Information ### **Top View** yyww = Datecode (Example: 0552) xxxxx = Semtech Lot No. (Example: 00101) # Typical Characteristics ## Applications Information ### Introduction The SC4215A is intended for applications where high current capability and very low dropout voltage are required. It provides a very simple, low cost solution that uses very little PCB real estate. Additional features include an enable pin to allow for a very low power consumption standby mode, and a fully adjustable output. ### **Component Selection** Input capacitor: A large bulk capacitance $\geq 10\mu\text{F/A}$ (output load) should be closely placed to the input supply pin of the SC4215A to ensure that Vin does not sag below 1.4V. Also a minimum of 4.7 $\mu$ F ceramic capacitor is recommended to be placed directly next to the Vin pin. This allows for the device being some distance from any bulk capacitance on the rail. Additionally, input droop due to load transients is reduced, improving load transient response. Additional capacitance may be added if required by the application. **Output capacitor:** a minimum bulk capacitance of $\geq 10 \mu F/A$ (output load), along with a $0.1 \mu F$ ceramic decoupling capacitor is recommended. Increasing the bulk capacitance will improve the overall transient response. The use of multiple lower value ceramic capacitors in parallel to achieve the desired bulk capacitance will not cause stability issues. Although designed for use with ceramic output capacitors, the SC4215A is extremely tolerant of output capacitor ESR values and thus will also work comfortably with tantalum output capacitors. **Noise immunity:** in very electrically noisy environments, it is recommended that $0.1\mu F$ ceramic capacitors be placed from IN to GND and OUT to GND as close to the device pins as possible. **Internal voltage selection:** By connecting the FB pin to GND, an internal resistor divider will regulate the output voltage to 1.2V. If the FB pin is connected directly to the VO pin, the output voltage will be regulated to the 0.5V internal reference. **External voltage selection resistors:** the use of 1% resistors, and designing for a current flow $\geq$ 10µA is recommended to ensure a well regulated output (thus R2 $\leq$ 50k $\Omega$ ). **Enable:** Pulling this pin below 0.4V turns the regulator off, reducing the quiescent current to a fraction of its operating value. A pull up resistor up to 400kOhms should be connected from this pin to the VIN pin in application where supply voltages of Vin < 1.9V is required. For applications with higher voltages than 1.9V, EN pin could be left open or connected to VIN. #### **Thermal Considerations** The power dissipation in the SC4215A is approximately equal to the product of the output current and the input to output voltage differential: $$P_D \approx (VIN - VOUT) \bullet I_O$$ The absolute worst-case dissipation is given by: $$P_{D(MAX)} = (VIN_{(MAX)} - VOUT_{(MIN)}) \bullet I_{O(MAX)} + VIN_{(MAX)} \bullet I_{O(MAX)}$$ For a typical scenario, $V_{IN}$ = 3.3V ± 5%, $V_{OUT}$ = 2.8V and $I_{O}$ = 1A, therefore: $$V_{IN(MAX)}$$ = 3.465V, $V_{OUT(MIN)}$ = 2.744V and $I_{Q(MAX)}$ = 1.75mA, Thus $$P_{D(MAX)} = .722W$$ . Using this figure, and assuming $T_{A(MAX)}$ = 70 °C, we can calculate the maximum thermal impedance allowable to maintain $T_i \le 150$ °C: $$R_{\text{TH(J-A)(MAX)}} = \frac{\left(T_{\text{J(MAX)}} - T_{\text{A(MAX)}}\right)}{P_{\text{D(MAX)}}} = \frac{\left(150 - 70\right)}{.722} = 110^{\circ}\text{C/W}$$ This should be achievable for the SOIC-8EDP package using PCB copper area to aid in conducting the heat away, such as one square inch of copper connected to the ground pins of the device. Internal ground/power planes and air flow will also assist in removing heat. For higher ambient temperatures it may be necessary to use additional copper area. # Outline Drawing - SOIC-8EDP #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H- - DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 4. REFERENCE JEDEC STD MS-012, VARIATION BA. ## Land Pattern - SOIC-8EDP | | DIMENS | SIONS | |-----|--------|-------------| | DIM | INCHES | MILLIMETERS | | С | (.205) | (5.20) | | D | .134 | 3.40 | | Ε | .201 | 5.10 | | F | .101 | 2.56 | | G | .118 | 3.00 | | Р | .050 | 1.27 | | Χ | .024 | 0.60 | | Υ | .087 | 2.20 | | 7 | 291 | 7.40 | #### NOTES: - THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. - 2. REFERENCE IPC-SM-782A, RLP NO. 300A. - THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE. ## **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804