

# Dual Full-Bridge PWM Motor Driver

#### **Features and Benefits**

- ±650 mA Continuous Output Current
- 30 V Output Voltage Rating
- Internal Fixed-Frequency PWM Current Control
- Satlington Sink Drivers
- User-Selectable Blanking Window
- Internal Ground-Clamp and Flyback Diodes
- Internal Thermal-Shutdown Circuitry
- Crossover-Current Protection and UVLO Protection

Continued on the next page...

## Package: 28 pin QFN (suffix ET)



Approximate scale



#### Description

The A3969 is designed to drive both windings of a two-phase bipolar stepper motor. The device includes two H-bridges capable of continuous output currents of ±650 mA and operating voltages to 30 V. Motor winding current can be controlled by the internal fixed-frequency, pulse-width modulated (PWM), current-control circuitry. The peak load current limit is set by the user's selection of a reference voltage and current-sensing resistors.

The fixed-frequency pulse duration is set by a user-selected external RC timing network. The capacitor in the RC timing network also determines a user-selectable blanking window that prevents false triggering of the PWM current-control circuitry during switching transitions.

To reduce on-chip power dissipation, the H-bridge power outputs have been optimized for low saturation voltages. The sink drivers feature the Allegro® patented Satlington® output structure. The Satlington outputs combine the low voltage drop of a saturated transistor and the high peak current capability of a Darlington.

Continued on the next page...

## **Typical Application**



# A3969

# Dual Full-Bridge PWM Motor Driver

#### **Description (continued)**

For each bridge, a PHASE input controls load-current polarity by selecting the appropriate source and sink driver pair. For each bridge, an ENABLE input, when held high, disables the output drivers. Special power-up sequencing is not required. Internal circuit protection includes thermal shutdown with hysteresis, ground-clamp

and flyback diodes, and crossover-current protection.

The A3969 is supplied in a 28-pin QFN lead (Pb) free plastic package with exposed thermal pad and 100% matter tin leadframe plating. It has a  $5 \times 5$  mm footprint and 0.90 mm nominal height.

#### **Selection Guide**

| Part Number  | Packing*               | Package              |
|--------------|------------------------|----------------------|
| A3969SET-T   | 73 pieces/tube         | 5 v 5 mm OEN 29 nin  |
| A3969SETTR-T | Tape, 3000 pieces/reel | 5 x 5 mm QFN, 28 pin |

<sup>\*</sup>Contact Allegro for additional packing options

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes                                                                                                                                                                                                              | Rating                           | Units |
|-------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------|
| Load Supply Voltage           | V <sub>BB</sub>      |                                                                                                                                                                                                                    | 30                               | V     |
|                               |                      | Peak                                                                                                                                                                                                               | ±750                             | mA    |
| Output Current                | I <sub>OUT</sub>     | Continuous. Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a junction temperature of 150°C. | ±650                             | mA    |
| Logic Supply Voltage          | V <sub>CC</sub>      |                                                                                                                                                                                                                    | 7                                | V     |
| Input Voltage                 | V <sub>in</sub>      |                                                                                                                                                                                                                    | -0.3 to<br>V <sub>CC</sub> + 0.3 | V     |
|                               |                      |                                                                                                                                                                                                                    | - 55                             |       |
| Sense Voltage                 | Vs                   |                                                                                                                                                                                                                    | 0.45                             | V     |
| Operating Ambient Temperature | T <sub>A</sub>       | Range S                                                                                                                                                                                                            | -20 to 85                        | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                                                                                                                                                                                                    | 150                              | °C    |
| Storage Temperature           | T <sub>stg</sub>     |                                                                                                                                                                                                                    | -55 to 150                       | °C    |

#### Thermal Characteristics\* (additional data available on Allegro Web site)

|                                                 |                      | <u> </u>                                          |        |       |
|-------------------------------------------------|----------------------|---------------------------------------------------|--------|-------|
| Characteristic                                  | Symbol               | Notes                                             | Rating | Units |
| Package Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$      | 4-layer PCB, based on JEDEC standard              | 32     | °C/W  |
| Package Thermal Resistance, Junction-to-Tab     | R <sub>θJT</sub>     |                                                   | 2      | °C/W  |
| Package Power Dissipation                       | P <sub>D</sub> (max) | R <sub>0JA</sub> = 32 °C/W, T <sub>A</sub> = 25°C | 3.9    | W     |

<sup>\*</sup> Per SEMI G42-88 Specification, Thermal Test Board Standardization for Measuring Junction-to-Ambient Thermal Resistance of Semiconductor Packages.



## **Functional Block Diagram**







# ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = +25°C, V<sub>BB</sub> = 30 V, V<sub>CC</sub> = 3.0 V to 3.6 V, V<sub>REF</sub> = 1.7 V, V<sub>S</sub> = 0 V, 56 k $\Omega$ and 680 pF RC to Ground (unless noted otherwise)

|                              |                      |                                                     | Limits   |       |      |       |  |  |
|------------------------------|----------------------|-----------------------------------------------------|----------|-------|------|-------|--|--|
| Characteristic               | Symbol               | Test Conditions                                     | Min.     | Тур.  | Max. | Units |  |  |
| Output Drivers               |                      |                                                     |          |       |      |       |  |  |
| Load Supply Voltage Range    | V <sub>BB</sub>      | Operating, I <sub>OUT</sub> = ±650 mA, L = 3 mH     | 5        | _     | 30   | V     |  |  |
| Output Leakage Current       |                      | V <sub>OUT</sub> = 30 V                             | _        | <1.0  | 50   | μA    |  |  |
|                              | I <sub>CEX</sub>     | V <sub>OUT</sub> = 0 V                              | _        | <-1.0 | -50  | μA    |  |  |
| Output Saturation Voltage    |                      | Source Driver, I <sub>OUT</sub> = -400 mA           | _        | 1.7   | 2.0  | V     |  |  |
|                              |                      | Source Driver, I <sub>OUT</sub> = -650 mA           | _        | 1.8   | 2.1  | V     |  |  |
|                              | V <sub>CE(SAT)</sub> | Sink Driver, $I_{OUT}$ = +400 mA, $V_S$ = 0.425 V   | _        | 0.3   | 0.5  | V     |  |  |
|                              |                      | Sink Driver, $I_{OUT}$ = +650 mA, $V_S$ = 0.425 V   | _        | 0.7   | 1.3  | V     |  |  |
| Claren Diada Famuard Valtage | V <sub>F</sub>       | I <sub>F</sub> = 400 mA                             | _        | 1.1   | 1.4  | V     |  |  |
| Clamp Diode Forward Voltage  |                      | I <sub>F</sub> = 650 mA                             | _        | 1.4   | 1.6  | V     |  |  |
| Motor Supply Current         | I <sub>BB(ON)</sub>  | V <sub>ENABLE1</sub> = V <sub>ENABLE2</sub> = 0.8 V | <u> </u> | 3.0   | 5.0  | mA    |  |  |
| (No Load)                    | I <sub>BB(OFF)</sub> | V <sub>ENABLE1</sub> = V <sub>ENABLE2</sub> = 2.4 V | _        | <1.0  | 200  | μA    |  |  |

#### **Control Logic**

| John Logic                                    |                                         |                                                    |      |      |       |    |
|-----------------------------------------------|-----------------------------------------|----------------------------------------------------|------|------|-------|----|
| Logic Supply Voltage Range                    | V <sub>CC</sub>                         | Operating                                          | 3.00 | _    | 3.60  | V  |
| Logic Input Voltage                           | V <sub>IN(1)</sub>                      |                                                    | 2.4  | _    | _     | V  |
|                                               | V <sub>IN(0)</sub>                      |                                                    | _    | _    | 0.8   | V  |
| Logic Input Current                           | I <sub>IN(1)</sub>                      | V <sub>IN</sub> = 2.4 V                            | _    | <1.0 | 20    | μA |
|                                               | I <sub>IN(0)</sub>                      | V <sub>IN</sub> = 0.8 V                            | _    | <-20 | -200  | μA |
| Reference Input Volt. Range                   | V <sub>REF</sub>                        | Operating                                          | 0.1  | _    | 1.7   | V  |
| Reference Input Current                       | I <sub>REF</sub>                        |                                                    | -2.5 | 0    | 1.0   | μA |
| Reference Divider Ratio                       | V <sub>REF</sub> /<br>V <sub>TRIP</sub> |                                                    | 3.8  | 4.0  | 4.2   | _  |
| Current-Sense Comparator Input Offset Voltage | V <sub>IO</sub>                         | V <sub>REF</sub> = 0 V                             | -6.0 | 0    | 6.0   | mV |
| Current-Sense Comparator Input Voltage Range  | Vs                                      | Operating                                          | -0.3 | _    | 0.425 | V  |
| Sense-Current Offset                          | I <sub>SO</sub>                         | $I_S - I_{OUT}$ , 50 mA $\leq I_{OUT} \leq$ 650 mA | 12   | 18   | 24    | mA |

#### NOTES:

- 1. Typical Data is for design information only.
- 2. Negative current is defined as coming out of (sourcing) the specified device terminal.



ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = +25°C, V<sub>BB</sub> = 30 V, V<sub>CC</sub> = 3.0 V to 3.6 V, V<sub>REF</sub> = 1.7 V, V<sub>S</sub> = 0 V, 56 k $\Omega$  and 680 pF RC to Ground (unless noted otherwise) (cont.)

|                             |                         |                                                       | Limits |      |      |       |
|-----------------------------|-------------------------|-------------------------------------------------------|--------|------|------|-------|
| Characteristic              | Symbol                  | Test Conditions                                       | Min.   | Тур. | Max. | Units |
| Control Logic (continued)   |                         |                                                       |        |      |      |       |
| PWM RC Frequency            | f <sub>osc</sub>        | $C_T = 680 \text{ pF, } R_T = 56 \text{ k}\Omega$     | 22.9   | 25.4 | 27.9 | kHz   |
| PWM Propagation Delay Time  | t <sub>PWM</sub>        | Comparator Trip to Source OFF                         | _      | 1.0  | 1.4  | μs    |
|                             |                         | Cycle Reset to Source ON                              | _      | 0.8  | 1.2  | μs    |
| Cross-Over Dead Time        | t <sub>codt</sub>       | 100 Ω Load to 15 V                                    | 0.2    | 1.3  | 3.0  | μs    |
| Propagation Delay Times     | t <sub>pd</sub>         | $I_{OUT}$ = ±650 mA, 50% to 50%; $V_{BB}$ = 15 V:     |        |      |      |       |
|                             |                         | ENABLE ON to Source ON                                | _      | 125  | _    | ns    |
|                             |                         | ENABLE OFF to Source OFF                              | _      | 500  | _    | ns    |
|                             |                         | ENABLE ON to Sink ON                                  | _      | 200  | _    | ns    |
|                             |                         | ENABLE OFF to Sink OFF                                | _      | 200  | _    | ns    |
|                             |                         | PHASE Change to Sink ON                               | _      | 1500 | _    | ns    |
|                             |                         | PHASE Change to Sink OFF                              | _      | 200  | _    | ns    |
|                             |                         | PHASE Change to Source ON                             | _      | 1500 | _    | ns    |
|                             |                         | PHASE Change to Source OFF                            | _      | 200  | _    | ns    |
| Thermal Shutdown Temp.      | T <sub>J</sub>          |                                                       | _      | 165  | _    | °C    |
| Thermal Shutdown Hysteresis | $\DeltaT_J$             |                                                       | _      | 15   | _    | °C    |
| UVLO Enable Threshold       | V <sub>T(UVLO)+</sub>   | Increasing V <sub>CC</sub>                            | _      | 2.75 | 3.0  | V     |
| UVLO Hysteresis             | V <sub>T(UVLO)hys</sub> |                                                       | 0.07   | 0.10 | _    | V     |
| Logic Supply Current        | I <sub>CC(ON)</sub>     | V <sub>ENABLE 1</sub> = V <sub>ENABLE 2</sub> = 0.8 V | _      | _    | 50   | mA    |
|                             | I <sub>CC(OFF)</sub>    | V <sub>ENABLE 1</sub> = V <sub>ENABLE 2</sub> = 2.4 V |        |      | 9.0  | mA    |

#### NOTES:

- 1. Typical Data is for design information only.
- 2. Negative current is defined as coming out of (sourcing) the specified device terminal.



#### **FUNCTIONAL DESCRIPTION**

Internal PWM Current Control. The A3969 dual H-bridge is designed to drive both windings of a bipolar stepper motor. Load current can be controlled in each motor winding by an internal fixed-frequency PWM control circuit. The current-control circuitry works as follows: when the outputs of the H-bridge are turned on, current increases in the motor winding. The load current is sensed by the current-control comparator via an external sense resistor (R<sub>S</sub>). Load current continues to increase until it reaches the predetermined value, set by the selection of external current-sensing resistors and reference input voltage (V<sub>REF</sub>) according to the equation:

$$I_{TRIP} = I_{OUT} + I_{SO} = V_{REF}/(4 R_S)$$

where I<sub>SO</sub> is the sense-current error (typically 18 mA) due to the base-drive current of the sink driver transistor.

At the trip point, the comparator resets the source-enable latch, turning off the source driver of that H-bridge. The source turn off of one H-bridge is independent of the other H-bridge. Load inductance causes the current to recirculate through the sink driver and ground-clamp diode. The current decreases until the internal clock oscillator sets the source-enable latches of both H-bridges, turning on the source drivers of both bridges. Load current increases again, and the cycle is repeated.

The frequency of the internal clock oscillator is set by

the external timing components  $R_TC_T$ . The frequency can be approximately calculated as:

$$f_{\rm osc} = 1/(R_{\rm T} C_{\rm T} + t_{\rm blank})$$

where t<sub>blank</sub> is defined below.

The range of recommended values for  $R_T$  and  $C_T$  are 20 k to 100 k and 470 pF to 1000 pF respectively. Nominal values of 56 k and 680 pF result in a clock frequency of 25 kHz.

**Current-Sense Comparator Blanking.** When the source driver is turned on, a current spike occurs due to the reverse-recovery currents of the clamp diodes and switching transients related to distributed capacitance in the load. To prevent this current spike from erroneously resetting the source enable latch, the current-control comparator output is blanked for a short period of time when the source driver is turned on. The blanking time is set by the timing component  $C_T$  according to the equation:

$$t_{blank} = 1900 C_T (\mu s)$$
.

A nominal C<sub>T</sub> value of 680 pF will give a blanking time of 1.3 µs.

The current-control comparator is also blanked when the H-bridge outputs are switched by the PHASE or EN-ABLE inputs. This internally generated blank time is approximately 1 µs.





### **FUNCTIONAL DESCRIPTION** (continued)

**Load Current Regulation.** Due to internal logic and switching delays  $(t_d)$ , the actual load current peak will be slightly higher than the  $I_{TRIP}$  value. These delays, plus the blanking time, limit the minimum value the current control circuitry can regulate. To produce zero current in a winding, the ENABLE terminal should be held high, turning off all output drivers for that H-bridge.

**Logic Inputs.** A logic high on the PHASE input results in current flowing from  $OUT_A$  to  $OUT_B$  of that H-bridge. A logic low on the PHASE input results in current flowing from  $OUT_B$  to  $OUT_A$ . An internally generated dead time  $(t_{codt})$  of approximately 1  $\mu s$  prevents cross-over current spikes that can occur when switching the PHASE input.

A logic high on the ENABLE input turns off all four output drivers of that H-bridge. This results in a fast current decay through the internal ground clamp and flyback diodes. A logic low on the ENABLE input turns on the selected source and sink driver of that H-bridge.

The ENABLE inputs can be pulse-width modulated for applications that require a fast current-decay PWM. If external current-sensing circuitry is used, the internal current-control logic can be disabled by connecting the  $R_TC_T$  terminal to ground.

The REFERENCE input voltage is typically set with a resistor divider from  $V_{CC}$ . This reference voltage is internally divided down by 4 to set up the current-comparator trip-voltage threshold. The reference input voltage range is 0 to 1.7 V.

**Output Drivers**. To minimize on-chip power dissipation, the sink drivers incorporate a Satlington structure. The Satlington output combines the low  $V_{CE(sat)}$  features of a saturated transistor and the high peak-current capability of a Darlington (connected) transistor. A graph showing

typical output saturation voltages as a function of output current is on the next page.

**Miscellaneous Information**. Thermal protection circuitry turns off all output drivers should the junction temperature reach +165 °C (typical). This is intended only to protect the device from failures due to excessive junction temperatures and should not imply that output short circuits are permitted. Normal operation is resumed when the junction temperature has decreased about 15°C.

The A3969 current control employs a fixed-frequency, variable duty cycle PWM technique. As a result, the current-control regulation may become unstable if the duty cycle exceeds 50%.

To minimize current-sensing inaccuracies caused by ground trace  $I_R$  drops, each current-sensing resistor should have a separate return to the ground terminal of the device. For low-value sense resistors, the I x R drops in the printed-wiring board can be significant and should be taken into account. The use of sockets should be avoided as their contact resistance can cause variations in the effective value of  $R_{\rm S}.\,$ 

The LOAD SUPPLY terminal,  $V_{BB}$ , should be decoupled with an electrolytic capacitor (47  $\mu$ F recommended) placed as close to the device as physically practical. To minimize the effect of system ground I x R drops on the logic and reference input signals, the system ground should have a low-resistance return to the load supply voltage.

The frequency of the clock oscillator will determine the amount of ripple current. A lower frequency will result in higher current ripple, but reduced heating in the motor and driver IC due to a corresponding decrease in hysteretic core losses and switching losses respectively. A higher frequency will reduce ripple current, but will increase switching losses and EMI.



Typical output saturation voltages showing Satlington sink-driver operation.



#### **TRUTH TABLE**

| PHASE | ENABLE | OUTA | OUTB |  |
|-------|--------|------|------|--|
|       |        |      |      |  |
| X     | Н      | Off  | Off  |  |
| Н     | L      | Н    | L    |  |
| L     | L      | L    | Н    |  |

X = Irrelevant

# Package ET, 28 pin QFN

All dimensions reference only, not for tooling use (reference JEDEC MO-220VHHD) Dimensions in millimeters U.S. Customary dimensions (in.) in brackets, for reference only Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown A Terminal #1 mark area Exposed thermal pad (terminal #1 identifier appearance at supplier discretion) Reference land pattern layout (reference IPC7351 QFN50P500X500X80-29W3M); adjust as necessary to

meet application process requirements and PCB layout

tolerances; when mounting on a multilayer PCB, thermal

dissipation (reference EIA/JEDEC Standard JESD51-5)



5.2 [.203] NOM



The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Satlington® is a registered trademark of Allegro MicroSystems, Inc. (Allegro), and Satlington devices are manufactured under U. S. Patent No. 5,684,427.

Allegro reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval.

3.15 [.123] NOM

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copyright© 2006, Allegro MicroSystems, Inc.

