

# ACTS20MS

# Radiation Hardened Dual 4-Input NAND Gate

April 1995

#### **Features**

- 1.25 Micron Radiation Hardened SOS CMOS
- Total Dose 300K RAD (Si)
- Single Event Upset (SEU) Immunity
   x 10<sup>-10</sup> Errors/Bit-Day (Typ)
- SEU LET Threshold >80 MEV-cm<sup>2</sup>/mg
- Dose Rate Upset >10<sup>11</sup> RAD (Si)/s, 20ns Pulse
- Latch-Up Free Under Any Conditions
- Military Temperature Range: -55°C to +125°C
- Significant Power Reduction Compared to ALSTTL Logic
- DC Operating Voltage Range: 4.5V to 5.5V
- Input Logic Levels
  - VIL = 0.8V Max
  - VIH = VCC/2V Min
- Input Current ≤1μA at VOL, VOH

# Description

The Intersil ACTS20MS is a radiation hardened dual 4-input NAND gate. A low on any input forces the output to a high logic state.

The ACTS20MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of the radiation hardened, high-speed, CMOS/SOS Logic Family.

#### **Pinouts**

14 LEAD CERAMIC DUAL-IN-LINE
MIL-STD-1835 DESIGNATOR, CDIP2-T14, LEAD FINISH C
TOP VIEW



14 LEAD CERAMIC FLATPACK
MIL-STD-1835 DESIGNATOR, CDFP3-F14, LEAD FINISH C
TOP VIEW



### Ordering Information

| PART NUMBER    | TEMPERATURE RANGE | SCREENING LEVEL             | PACKAGE                  |
|----------------|-------------------|-----------------------------|--------------------------|
| ACTS20DMSR     | -55°C to +125°C   | Intersil Class S Equivalent | 14 Lead SBDIP            |
| ACTS20KMSR     | -55°C to +125°C   | Intersil Class S Equivalent | 14 Lead Ceramic Flatpack |
| ACTS20D/Sample | +25°C             | Sample                      | 14 Lead SBDIP            |
| ACTS20K/Sample | +25°C             | Sample                      | 14 Lead Ceramic Flatpack |
| ACTS20HMSR     | +25°C             | Die                         | Die                      |

#### Truth Table

|    | OUTPUT |    |    |    |
|----|--------|----|----|----|
| An | Bn     | Cn | Dn | Yn |
| L  | Х      | Х  | Х  | Н  |
| Х  | L      | Х  | Х  | Н  |
| Х  | Х      | L  | Х  | Н  |
| Х  | Х      | Х  | L  | Н  |
| Н  | Н      | Н  | Н  | L  |

NOTE: L = Logic Level Low, H = Logic level High, X = Don't Care

## Functional Diagram

