#### Features

- Two on chip PLLs. •
- Generates an EMI optimized clocking signal at output.
- Non Spread spectrum mode available •
- Input Frequency Range 2MHz– 200Mhz in Non Spread mode
- Input Frequency Range 6Mhz 80Mhz in ٠ Spread mode.
- Output Frequency Range 4Mhz 140Mhz.
- Four frequency outputs; two per PLL.
- Programmable spread range and type of modulation ( center or down) and type of profile.
- Power down feature is incorporated.
- Both the PLL have reference frequency output.
- Supply voltage range 3.3 V (± 0.3)
- Software is available for configuring all the parameters of the Chip, through I2C.

#### **Product Description**

The AS80M2516A is dual phase lock loop clock chip. The AS80M2516A is a versatile spread spectrum frequency modulator design specifically for a wide range of clock frequencies. The AS80M2516A reduces electromagnetic interference (EMI) at clock source. The AS80M2516A allows significant system cost savings by reducing the number of circuit board layers and shielding that are required to pass EMI regulations.

The AS80M2516A is I2C configurable. All the

functional parameters of the AS80M2516A can be configured from external I2C master unit through I2C bus.

The AS80M2516A modulates the output of PLL in order to spread the bandwidth of a synthesized clock , there by decreasing the peak amplitudes of its harmonics. This results in significantly lower system EMI compared to the typical narrow band signal produced by oscillator and most clock generators. Lowering EMI by increasing a signal's bandwidth is called spread spectrum clock generation.

# **Pin Configuration**



AS80M2516A

Alliance Semiconductor

2575, Augustine Drive • Santa Clara, CA • Tel: 408.855.4900 • Fax: 408.855.4999 • www.alsc.com



## **Block Diagram**





# **Pin Description**

| Pin No | Pin Name     | Pin<br>Type | Description                                                              |
|--------|--------------|-------------|--------------------------------------------------------------------------|
| 1      | X1IN         | IN          | Connection to Crystal-1                                                  |
| 2      | X1OUT        | OUT         | Connection to Crystal-1                                                  |
| 3      | VDDA/DIGITAL | PWR         | Power supply to Analog and Digital blocks except the Output Buffers      |
| 4      | VDD_FOUT2    | PWR         | Variable Output Voltage Control for FOUT2 . The minimum voltage is 1.8V. |
| 5      | VDD_FOUT1    | PWR         | Variable Output Voltage Control for FOUT1 . The minimum voltage is 1.8V. |
| 6      | FOUT1_CLK1   | OUT         | Tristatable Clock Output-1 of Clock Generator-1                          |
| 7      | FOUT2_CLK1   | OUT         | Tristatable Clock Output-2 of Clock Generator-1                          |
| 8      | PLL1_REF_D2  | IN          | Set High to divide the REF_IN(X1IN) by 2                                 |
| 9      | POWERDOWN    | IN          | Powers the entire chip down                                              |
| 10     | REF2OUT      | OUT         | Buffered and Divide by 2 Output of X1IN                                  |
| 11     | FOUT2_CLK2   | OUT         | Tristatable Clock Output-2 of Clock Generator-2                          |
| 12     | FOUT1_CLK2   | OUT         | Tristatable Clock Output-1 of Clock Generator-2                          |
| 13     | SDA          | IN/OUT      | Serial Data I/O for I2C                                                  |
| 14     | SCL          | IN          | Serial Clock Input for I2C                                               |
| 15     | GND          | PWR         | Ground to entire chip                                                    |
| 16     | REF1OUT      | OUT         | Buffered Output of X1IN                                                  |

Note:- All the Pin types IN have CMOS pull-up resistors.



### **Absolute Maximum Ratings**

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These conditions represent a stress rating only, and functional operation of the device at these or any other conditions above the operational limits noted in this specification is not implied. Exposure to maximum rating conditions for extended conditions may affect device performance, functionality and reliability.

| PARAMETER                                                                            | SYMBOL          | MIN                  | MAX                  | UNITS |
|--------------------------------------------------------------------------------------|-----------------|----------------------|----------------------|-------|
| Supply Voltage, dc (Vss = ground)                                                    | V <sub>DD</sub> | V <sub>SS</sub> -0.5 | 7                    | V     |
| Input Voltage, dc                                                                    | Vi              | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V     |
| Output Voltage, dc                                                                   | Vo              | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V     |
| Input Clamp Current, dc (V <sub>I</sub> < 0 or V <sub>I</sub><br>>V <sub>DD</sub> )  | I <sub>IK</sub> | -50                  | 50                   | mA    |
| Output Clamp Current, dc (V <sub>1</sub> < 0 or V <sub>1</sub> $>$ V <sub>DD</sub> ) | Ι <sub>οκ</sub> | -50                  | 50                   | mA    |
| Storage Temperature Range (non condensing)                                           | Τs              | -65                  | 150                  | °C    |
| Ambient Temperature Range, Under<br>Bias                                             | T <sub>A</sub>  | -55                  | 125                  | Ĵ     |
| Junction Temperature                                                                 | TJ              |                      | 150                  | °C    |
| Lead Temperature (soldering, 10s)                                                    |                 |                      | 260                  | °C    |
| Input Static Discharge Voltage<br>Protection (MIL – STD 883E, Method<br>3015.7)      |                 |                      | 2                    | kV    |



#### **CAUTION: ELECTROSTATIC SENSITIVE DEVICE**

Permanent damage resulting in loss of functionality or performance may occur if this device is subjected to a high-energy electrostatic discharge.





# **Operating Conditions**

| PARAMETER                              | SYMBOL           | CONDITIONS/DESCRIPTION | MIN | TYP | MAX | UNITS |
|----------------------------------------|------------------|------------------------|-----|-----|-----|-------|
| Supply Voltage                         | V <sub>DD</sub>  | $3.3V \pm 10\%$        | 3   | 3.3 | 3.6 | V     |
| Ambient Operating<br>Temperature Range | T <sub>A</sub>   |                        | 0   |     | 70  | °C    |
| Crystal Resonator<br>Frequency         | F <sub>XIN</sub> |                        | 2   |     | 200 | MHz   |
| Serial Data Transfer<br>Rate           |                  | Standard mode          | 10  |     | 100 | kb/s  |
| Output Driver Load<br>Capacitance      | CL               |                        |     |     | 15  | pF    |

# Low Power EMI Reduction IC

Notice: The information in this document is subject to change without notice.

AS80M2516A



### **DC Electrical Specifications**

Unless otherwise stated,  $V_{DD}$ =3.3V ± 10%, no load on any output, and ambient temperature range  $T_A$ =0°C to 70°C. Parameters with an astertsk (\*) represent nominal characterization data and are not currently production tested to any specific limits. MIN and MAX characterization data are  $\pm 3\sigma$  from typical. Negative currents inclicate current flows out of the device.

| PARAMETER                            | SYMBOL           | CONDITIONS/<br>DESCRIPTION                                 | MIN                  | TYP | MAX                  | UNIT |
|--------------------------------------|------------------|------------------------------------------------------------|----------------------|-----|----------------------|------|
| Overall                              |                  |                                                            |                      |     | ·                    |      |
| Supply Current,<br>Dynamic           | I <sub>DD</sub>  | $V_{DD}$ =3.3V, $F_{CLK}$ =50MHz, $C_L$ =15pF              |                      | 43  |                      | mA   |
| Supply Current, Static               | I <sub>DDL</sub> | V <sub>DD</sub> = 3.3V, powered down via<br>Power Down pin |                      | 0.3 |                      | mA   |
| All input pins                       |                  |                                                            |                      |     | -                    |      |
| High-Level Input<br>Voltage          | V <sub>IH</sub>  | V <sub>DD</sub> =3.3V                                      | 2.0                  |     | V <sub>DD</sub> +0.3 | v    |
| Low-Level Input<br>Voltage           | V <sub>IL</sub>  | V <sub>DD</sub> =3.3V                                      | V <sub>SS</sub> -0.3 |     | 0.8                  | V    |
| High-Level Input<br>Current          | I <sub>IH</sub>  |                                                            | -1                   |     | 1                    | μA   |
| Low-Level Input<br>Current (pull-up) | IIL              |                                                            | -20                  | -36 | -80                  | μA   |
| High-Level Output<br>Source Current  | I <sub>xOH</sub> | V <sub>DD</sub> =V(XIN) = 3.3V, V <sub>O</sub> =0V         | 10                   | 21  | 30                   | mA   |
| Low-Level Output<br>Source Current   | I <sub>xOL</sub> | V <sub>DD</sub> =3.3V, V(XIN)=V <sub>O</sub> =5.5V         | -10                  | -21 | -30                  | mA   |
| Clock Outputs (CLK1,                 | CLK2)            |                                                            | -                    |     |                      |      |
| High-Level Output<br>Source Current  | I <sub>ОН</sub>  | V <sub>0</sub> =2.4V                                       |                      | -20 |                      | mA   |
| Low-Level Output<br>Sink Current     | I <sub>OL</sub>  | V <sub>0</sub> =0.4V                                       |                      | 23  |                      | mA   |
| Output Impedance                     | Z <sub>OH</sub>  | $V_{O}=0.5V_{DD}$ ; output driving high                    |                      | 29  |                      | Ω    |
|                                      | Z <sub>OL</sub>  | Vo=0.5V <sub>DD</sub> ; output driving low                 |                      | 27  |                      |      |



# **AC Timing Specifications**

Unless otherwise stated,  $V_{DD} = 3.3.0V \pm 10\%$ , no load on any output, and ambient temperature range  $T_A = 0^{\circ}C$  to 70°C. Parameters denoted with an asterisk (\*) represent nominal characterization data and are not currently produciton tested to any specific limits. MIN and MAX characterization data are  $\pm 3\sigma$  from typical.

| PARAMETER           | SYMBOL             | CONDITIONS/<br>DESCRIPTION                                                                                                                                                         | CLOCK<br>(MHz) | MIN | ТҮР | MAX | UNIT |
|---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------|
| Overall             |                    |                                                                                                                                                                                    |                |     |     |     |      |
| Output<br>Frequency | f <sub>o</sub>     | V <sub>DD</sub> = 3.3V                                                                                                                                                             |                | 4   |     | 140 | MHz  |
| Rise Time           | t <sub>r</sub>     | V <sub>o</sub> = 0.3V to 3.0V; CL = 15pF                                                                                                                                           |                |     | 2.1 |     | ns   |
| Fall Time           | T <sub>f</sub>     | V <sub>O</sub> = 3.0V to 0.3V; CL = 15pF                                                                                                                                           |                |     | 1.9 |     | ns   |
| Clock Outputs (PL   | L A clock via l    | FOUT1_CLK1/FOUT2_CLK1 pins)                                                                                                                                                        | 1              | T   | Γ   |     |      |
| Duty Cycle          |                    | Ratio of pulse width (as measured<br>from rising edge to next falling edge<br>at 2.5V) to one clock period                                                                         | 100            | 45  |     | 55  | %    |
| Jitter, Long Term   | _                  | On rising edges 500 $\mu$ s apart at<br>2.5V relative to an ideal clock, C <sub>L</sub> =<br>15pF, f <sub>XIN</sub> =14.318MHz, F <sub>OUT</sub> =<br>50MHz, PLL–B inactive.       | 100            |     | 45  |     |      |
| (σy(τ))*            | Ι <sub>j(LT)</sub> | On rising edges 500 $\mu$ s apart at<br>2.5V relative to an ideal clock, C <sub>L</sub> =<br>15pF, f <sub>XIN</sub> =14.318MHz, F <sub>OUT</sub> =<br>50MHz, PLL –B active (60MHz) | 50             |     | 165 |     |      |
| Jitter, Period      | т                  | From rising edge to the next rising<br>edge at 2.5V, $C_L$ = 15pF,<br>$f_{XIN}$ =14.318MHz, $F_{OUT}$ = 50MHz<br>PLL-B inactive.                                                   | 100            |     | 110 |     | ps   |
| (peak-peak)         | Ι j(ΔΡ)            | From rising edge to the next rising<br>edge at 2.5V, CL = 15pF,<br>$f_{XIN}$ =14.318MHz, $F_{OUT}$ = 50MHz<br>PLL-B active (60MHz)                                                 | 50             |     | 390 |     |      |

### AC Timing Specifications (Continued)

Unless otherwise stated, VDD =  $3.3.0V \pm 10\%$ , no load on any output, and ambient temperature range TA = 0°C to 70°C. Parameters denoted with an asterisk (\*) represent nominal characterization data and are not currently produciton tested to any specific limits. MIN and MAX characterization data are  $\pm 3\sigma$  from typical.

| PARAMETER                      | SYMBOL             | CONDITIONS/<br>DESCRIPTION                                                                                                                                                               | CLOCK<br>(MHz) | MIN      | ТҮР | MAX | UNIT |
|--------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|-----|-----|------|
| Clock Outputs (I               | PLL B clock vi     | a FOUT1_CLK2/FOUT2_CLK2 pi                                                                                                                                                               | ns)            | <u>.</u> | 1   | 1   |      |
| Duty Cycle                     |                    | Ratio of pulse width (as<br>measured from rising edge to<br>next falling edge at 2.5V) to one<br>clock period                                                                            | 100            | 45       |     | 55  | %    |
| Jitter, Long<br>Term (σy(τ))*  | T <sub>j(LT)</sub> | On rising edges 500 $\mu$ s apart at 2.5V relative to an ideal clock,<br>C <sub>L</sub> = 15pF, f <sub>XIN</sub> =14.318MHz,<br>F <sub>OUT</sub> = 50MHz , PLL –A<br>inactive.           | 100            |          | 45  |     | ps   |
|                                |                    | On rising edges 500 $\mu$ s apart at<br>2.5V relative to an ideal clock,<br>$C_L = 15 \text{pF}$ , $f_{XIN}=14.318 \text{MHz}$ ,<br>$F_{OUT} = 50 \text{MHz}$ , PLL –A active<br>(60MHz) | 60             |          | 75  |     |      |
| Jitter, Period<br>(peak-peak)  | $T_{j(\Delta P)}$  | From rising edge to the next<br>rising edge at 2.5V, $C_L = 15 pF$ ,<br>$f_{XIN}=14.318 MHz$ , $F_{OUT} = 50 MHz$<br>PLL-B inactive.                                                     | 100            |          | 120 |     | ps   |
|                                |                    | From rising edge to the next<br>rising edge at 2.5V, $C_L = 15 pF$ ,<br>$f_{XIN}=14.318 MHz$ , $F_{OUT} = 50 MHz$<br>PLL-A active (50MHz)                                                | 60             |          | 400 |     |      |
| Clock<br>Stabilization<br>Time | t <sub>STB</sub>   | Otput active from power up,<br>RUN Mode via Power Down<br>pin                                                                                                                            |                |          | 100 |     | ns   |







Snapshot of 75MHz 0.75% Deviation Clock





# rev 1.0 General I2C Serial Interface Information

The information in this section assumes familiarity with I2C programming.

#### How to Write through I2C :

- Master (host) sends a start bit.
- Master (host) sends the write address XX (H)
- AS80M2516A device will acknowledge
- Master (host) sends a dummy command code
- AS80M2516A device will acknowledge
- Master (host) sends a dummy byte count
- AS80M2516A device will acknowledge
- Master (host) starts sending first byte (Byte 0) through byte N - 1
- AS80M2516A device will acknowledge each byte one at a time.
- Master (host) sends a Stop bit

| Controller (Host)     | AS80M2516A<br>(slave/receiver) |
|-----------------------|--------------------------------|
| Start Bit             |                                |
| Slave Address XX(H)   |                                |
|                       | ACK                            |
| Dummy Command<br>Code |                                |
|                       | ACK                            |
| Dummy byte count      |                                |
|                       | ACK                            |
| First byte (Byte 0)   |                                |
|                       | ACK                            |
| Second Byte (Byte 1)  |                                |
|                       | ACK                            |
|                       |                                |
|                       |                                |
| Last Byte (Bye N-1)   |                                |
|                       | ACK                            |
| Stop Bit              |                                |

#### How to Read through I2C:

- Master (host) will send start bit.
- Master (host) sends the read address XX (H)
- AS80M2516A device will acknowledge
- AS80M2516A device will send the byte count
- Master (host) acknowledges
- AS80M2516A device sends first byte (Byte 0) through byte N - 1
- Master (host) will need to acknowledge each byte
- Master (host) will send a stop bit (\* N is the number of bytes)

| Controller (Host)           | AS80M2516A<br>(slave/receiver) |
|-----------------------------|--------------------------------|
| Start Bit                   |                                |
| Slave Address XX(H)         |                                |
|                             | ACK                            |
|                             | Date Byte Count                |
| ACK                         |                                |
|                             | First byte (Byte 0)            |
| ACK                         |                                |
|                             | Second Byte (Byte 1)           |
| ACK                         |                                |
|                             |                                |
|                             |                                |
|                             | Last Byte (Bye N-1)            |
| Not Acknowledge<br>Stop Bit |                                |

### November 2003

#### rev 1.0

#### Software

A demonstration board and software is available for the AS80M2516A. The software can operate under Windows 95 and Windows NT. The opening screen of the software is shown in figure 2. By pressing the drop down arrow of **Port ID** toolbar button ,any of the three parallel ports (LPT1 LPT2 or LPT3) can be selected. The selected parallel port is used for the I2C data transfer.

#### **Opening screen**



#### November 2003



# rev 1.0 Programming the PLLs:-

Select the **CGEN check box** to enable the PLL and the EMI reduction check box to enable the spread spectrum on. Enter the input frequency (in Mhz), output frequency (Mhz), percentage error and modulation rate (Khz) in the respective input boxes.

To enable the OUT1 OUT2 and REFOUT click the respective check box. To tristate all the outputs click the tristate check box. Select the type of the modulation between the center or down and enter the deviation (percentage ) in the respective input box. Profile type can be selected between the sine triangular or lexmark.

EMI reduction enable/disable option is only available for the PLL1.

#### Writing the data to the chip :-

There are two different ways of writing data to the chip.

1. Writing through the file.

2. Enter the required data in the respective forms and calculate and then write.

#### For Example:

| CGEN Enable                                                                                                                  |                                                  |      |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|
| EMI Reduction                                                                                                                | n                                                |      |
| General                                                                                                                      |                                                  |      |
| Input Frequency                                                                                                              | 15                                               | Mhz  |
| Out1 Frequency                                                                                                               | 65                                               | Mhz  |
|                                                                                                                              | 1121                                             |      |
| Error (%)                                                                                                                    | 0.01                                             |      |
| Error (%)<br>Output Options —                                                                                                | 0.01                                             |      |
| Error (%) Output Options                                                                                                     | 0.01                                             | able |
| Error (%)<br>Output Options<br>OUT1 Enable                                                                                   | O.01                                             | able |
| Error (%)<br>Output Options<br>OUT1 Enable<br>Refout Enable<br>Out2 Frequency                                                | OUT2 Ena<br>✓ OUT2 Ena<br>✓ Tri State<br>✓ VCO/8 | able |
| Error (%)<br>Output Options —<br>OUT1 Enable<br>Refout Enable<br>Out2 Frequency<br>Spread Parameter                          | 0.01<br>✓ OUT2 End<br>✓ Tri State<br>✓ VCO/8     | able |
| Error (%)<br>Output Options —<br>OUT1 Enable<br>Refout Enable<br>Out2 Frequency<br>Spread Parameter<br>O Down                | 0.01                                             | able |
| Error (%)<br>Output Options<br>Output Options<br>COUT1 Enable<br>Out2 Frequency<br>Spread Parameter<br>Oown<br>Deviation (%) | OUT2 End OUT2 End Tri State VCO/8    Center 0.75 | able |

- 1. Enter the input freq say 15 Mhz, in the **input frequency** box.
- 2. Enter the required output frequency say 65 Mhz, in the **out1 frequency** box.
- 3. Enter the percentage error say 0.01 in the **error** box.
- 4. Enter the modulation rate say 30 khz in the **modulation rate** box.
- Select the second output frequency by pressing the pull down menu of the out2 frequency.

The value of OUT2 frequency can be selected as vco/2, vco/3, vco/4, vco/5, vco/6, vco/8, vco/9, vco/10, vco/12, vco/15, vco/18, vco/24 or vco/30.

- Select the type of the deviation , percentage deviation and type of the profile.
- 7. Enter the data for PLL2 in a similar manner.



- 8. Press the **CalcResult** button to load the data in the ROM data panel.
- 9. To write this data to the chip press the I2CWrite button.

November 2003



rev 1.0

10.00

#### **Results Window**

|          | VcoDivN | OutDivO | AbsErr       |
|----------|---------|---------|--------------|
| <b>F</b> | 53      | 4       | 7.3359562800 |
|          | 54      | 4       | 1.1737530048 |
|          | 55      | 4       | 1.1150653545 |
|          | 56      | 4       | 2.3475060096 |
|          | 57      | 4       | 3.8146972656 |
|          | 58      | 4       | 2.4061936598 |
|          | 59      | 4       | 2.5235689603 |
|          | 60      | 4       | 1.9953801081 |
|          | 61      | 4       | 1.3498159555 |

| CLK2 RESULTS SET |         |         |          |        |  |  |
|------------------|---------|---------|----------|--------|--|--|
|                  | RefDivM | VcoDivN | Out2DivO | AbsErr |  |  |
|                  | 3       | 52      | 2        | 0      |  |  |
|                  | 6       | 104     | 2        | 0      |  |  |

#### Reading the data from the Chip

- 1. To read the data from the chip through I2C , press the **I2CRead** button.
- 2. The data can be seen in the rom data field.
- This data which is read from the chip can be saved in the file by clicking the Save button.



**Package Information** 

# **16-PIN PLASTIC SMALL OUTLINE (SOIC) - NB** (Narrow Body)

Package Type: 16HN





Alliance Semiconductor Corporation 2595, Augustine Drive, Santa Clara, CA 95054 Tel# 408-855-4900 Fax: 408-855-4999 www.alsc.com Copyright © Alliance Semiconductor All Rights Reserved Preliminary Information Part Number: AS80M2516A Document Version: v1.0

© Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in lifesupporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.