### April 2001

## SEMICONDUCTOR M

FAIRCHILD

### 30V N-Channel PowerTrench<sup>®</sup> MOSFET

### **General Description**

**FDR6674A** 

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for "low side" synchronous rectifier operation, providing an extremely low  $R_{DS(ON)}$  in a small package.

### Applications

- Synchronous rectifier
- DC/DC converter





- 11.5 A, 30 V.  $R_{DS(ON)} = 9.5 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$  $R_{DS(ON)} = 8.5 \text{ m}\Omega @ V_{GS} = 10 \text{ V}$
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- High power and current handling capability in a smaller footprint than SO8



### Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                                                   | Parameter                                                                                      |                                | Ratings     | Units |  |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------|-------------|-------|--|
| V <sub>DSS</sub>                                         | Drain-Source Voltage                                                                           |                                | 30          |       |  |
| V <sub>GSS</sub>                                         | Gate-Source Voltage                                                                            |                                | ±12         |       |  |
| I <sub>D</sub>                                           | Drain Current – Continuous                                                                     | (Note 1a)                      | 11.5        | A     |  |
|                                                          | – Pulsed                                                                                       |                                | 50          |       |  |
| PD                                                       | Power Dissipation for Single Operati                                                           | ON (Note 1a)                   | 1.8         | W     |  |
|                                                          |                                                                                                | (Note 1b)                      | 1.0         |       |  |
|                                                          |                                                                                                | (Note 1c)                      | 0.9         |       |  |
| - <b>-</b>                                               | Operating and Starage Junction Ten                                                             | an anatura Dan na              | -55 to +150 |       |  |
| T <sub>J</sub> , T <sub>STG</sub>                        | Operating and Storage Junction Ten                                                             | nperature Range                | -55 t0 +150 | °C    |  |
| Therma                                                   | I Characteristics                                                                              | · · · ·                        |             |       |  |
| Therma<br>R <sub>eja</sub>                               | I Characteristics<br>Thermal Resistance, Junction-to-Am                                        | bient (Note 1a)                | 70          | °C/W  |  |
|                                                          | I Characteristics                                                                              | bient (Note 1a)                |             | °C/W  |  |
| <b>Therma</b><br>R <sub>θJA</sub><br>R <sub>θJC</sub>    | I Characteristics<br>Thermal Resistance, Junction-to-Am                                        | bient (Note 1a)<br>Se (Note 1) | 70          | °C/W  |  |
| Therma<br>R <sub>eJA</sub><br>R <sub>eJC</sub><br>Packag | I Characteristics<br>Thermal Resistance, Junction-to-Am<br>Thermal Resistance, Junction-to-Cas | bient (Note 1a)<br>Se (Note 1) | 70          |       |  |

©2000 Fairchild Semiconductor Corporation

FDR6674A

| Symbol                                      | Parameter                                         | Test Conditions                                                | Min | Тур                | Max            | Units |
|---------------------------------------------|---------------------------------------------------|----------------------------------------------------------------|-----|--------------------|----------------|-------|
| Off Char                                    | acteristics                                       |                                                                |     |                    |                |       |
| BV <sub>DSS</sub>                           | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_{D} = 250 \mu A$                           | 30  |                    |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$ |     | 23                 |                | mV/°C |
| DSS                                         | Zero Gate Voltage Drain Current                   | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$                  |     |                    | 1              | μA    |
| I <sub>GSSF</sub>                           | Gate-Body Leakage, Forward                        | $V_{GS} = 12 \text{ V}, V_{DS} = 0 \text{ V}$                  |     |                    | 100            | nA    |
|                                             | Gate-Body Leakage, Reverse                        | $V_{GS} = -12 \text{ V}$ , $V_{DS} = 0 \text{ V}$              |     |                    | -100           | nA    |
| On Char                                     | acteristics (Note 2)                              |                                                                |     |                    |                |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = 250 \ \mu A$                         | 0.8 | 1.2                | 2              | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 µA, Referenced to 25°C                             |     | -4                 |                | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              |                                                                |     | 8.2<br>11.5<br>6.8 | 9.5<br>16<br>8 | mΩ    |
| I <sub>D(on)</sub>                          | On–State Drain Current                            | $V_{GS} = 4.5 \text{ V}, V_{DS} = 5 \text{ V}$                 | 50  |                    |                | А     |
| <b>g</b> fs                                 | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \qquad I_D = 11.5 \text{ A}$           |     | 75                 |                | S     |
| Dynamic                                     | c Characteristics                                 |                                                                |     |                    |                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = 15 V, V_{GS} = 0 V,$                                 |     | 5070               |                | pF    |
| Coss                                        | Output Capacitance                                | f = 1.0 MHz                                                    |     | 550                |                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                |     | 230                |                | pF    |
| Switchin                                    | ng Characteristics (Note 2)                       |                                                                |     |                    |                |       |
| t <sub>d(on)</sub>                          | Turn–On Delay Time                                |                                                                |     | 17                 | 25             | ns    |
| tr                                          | Turn–On Rise Time                                 |                                                                |     | 18                 | 25             | ns    |
| t <sub>d(off)</sub>                         | Turn–Off Delay Time                               |                                                                |     | 69                 | 100            | ns    |
| t <sub>f</sub>                              | Turn–Off Fall Time                                |                                                                |     | 29                 | 42             | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = 15 V$ , $I_D = 11.5 A$ ,                             |     | 33                 | 46             | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{GS} = 4.5V$                                                |     | 7.5                |                | nC    |
| Q <sub>gd</sub>                             | Gate-Drain Charge                                 |                                                                |     | 6.8                |                | nC    |
| Drain-S                                     | ource Diode Characteristics                       | and Maximum Ratings                                            |     |                    |                |       |
| Is                                          | Maximum Continuous Drain-Source                   |                                                                |     |                    | 2.1            | Α     |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = 2.1 A$ (Note 2)                        |     | 0.7                | 1.2            | V     |

1. R<sub>6JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%

a) 70°/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper b) 125°/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper

c) 135°/W when mounted on a minimum pad.

FDR6674A Rev D(W)



# FDR6674A



FDR6674A

FDR6674A Rev D(W)

#### TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FAST<sup>®</sup> ACEx™ PACMAN™ SuperSOT<sup>™</sup>-3 FASTr™ POP™ SuperSOT<sup>™</sup>-6 Bottomless™ GlobalOptoisolator™ CoolFET™ PowerTrench ® SuperSOT<sup>™</sup>-8 CROSSVOLT™ GTO™ QFET™ SyncFET™ TinyLogic™ DenseTrench™ HiSeC™ QS™ UHC™ DOME™ ISOPLANAR™ QT Optoelectronics<sup>™</sup> EcoSPARK™ LittleFET™ Quiet Series<sup>™</sup> UltraFET<sup>®</sup> SILENT SWITCHER ® VCX™ E<sup>2</sup>CMOS<sup>™</sup> MicroFET™ EnSigna™ SMART START™ MICROWIRE™ FACT™ OPTOLOGIC™ Star\* Power™ **OPTOPLANAR™** Stealth™ FACT Quiet Series™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          | •                         | •<br>Rev. H1                                                                                                                                                                                                                      |