#### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### GENERAL DESCRIPTION The ICS853011C is a low skew, high performance 1-to-2 Differential-to-2.5V/3.3V LVPECL/ECL Fanout Buffer and a member of the HiPerClockS ™ family of High Performance Clock Solutions from ICS. The ICS853011C is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the ICS853011C ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - 2 differential 2.5V/3.3V LVPECL / ECL outputs - 1 differential PCLK, nPCLK input pair - PCLK, nPCLK pair can accept the following differential input levels: LVPECL, LVDS, CML, SSTL - Output frequency: 3GHz - Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nPCLK input - Output skew: 5ps (typical) - Part-to-part skew: TBD - Propagation delay: 250ps (typical) - LVPECL mode operating voltage supply range: $V_{CC} = 2.375V$ to 3.8V, $V_{FF} = 0V$ - ECL mode operating voltage supply range: $V_{CC} = 0V$ , $V_{EE} = -3.8V$ to -2.375V - -40°C to 85°C ambient operating temperature - Pin compatible with MC100LVEP11 and SY100EP11U #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT #### ICS853011C 8-Lead SOIC 3.90mm x 4.90mm x 1.37mm package body M Package Top View #### ICS853011C 8-Lead TSSOP, 118 mil 3mm x 3mm x 0.95mm package body G Package Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. ### ICS853011C # Low Skew, 1-to-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /ре | Description | |--------|-----------------|--------|---------------------|-----------------------------------------------------------------------| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVPECL interface levels. | | 3, 4 | Q1, nQ1 | Output | | Differential output pair. LVPECL interface levels. | | 5 | $V_{\sf EE}$ | Power | | Negative supply pin. | | 6 | nPCLK | Input | Pullup/<br>Pulldown | Clock input. LVPECL interface levels. | | 7 | PCLK | Input | Pulldown | Clock input. Default LOW when left floating. LVPECL interface levels. | | 8 | V <sub>cc</sub> | Power | | Positive supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 75 | | ΚΩ | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 37 | | ΚΩ | #### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>cc</sub> Negative Supply Voltage, V<sub>EE</sub> -4.6V (ECL mode, $V_{CC} = 0$ ) Inputs, V, (LVPECL mode) -0.5V to $V_{\rm CC}$ + 0.5V Inputs, V, (ECL mode) 0.5V to $V_{FF}$ - 0.5V Outputs, Io 50mA Continuous Current Surge Current 100mA Operating Temperature Range, TA -40°C to +85°C Storage Temperature, $T_{\rm STG}$ -65°C to 150°C Package Thermal Impedance, θ<sub>1</sub> 112.7°C/W (0 lfpm) (Junction-to-Ambient) for 8 Lead SOIC Package Thermal Impedance, θ<sub>IA</sub> 101.7°C/W (0 m/s) (Junction-to-Ambient) for 8 Lead TSSOP 4.6V (LVPECL mode, V<sub>FF</sub> = 0) NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = 2.375V$ to 3.8V; $V_{EE} = 0V$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 2.375 | 3.3 | 3.8 | V | | I <sub>EE</sub> | Power Supply Current | | | 18 | | mA | Table 3B. LVPECL DC Characteristics, $V_{CC} = 3.3V$ ; $V_{EE} = 0V$ | Cumbal | Parameter | | | -40°C | | | 25°C | | | 85°C | | Units | |------------------|----------------------------------------------------|-----------------------------|-----|-------|-----|-----|-------|-----|-----|-------|-----|-------| | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output High V | Output High Voltage; NOTE 1 | | 2.275 | | | 2.295 | | | 2.295 | | ٧ | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | | 1.545 | | | 1.52 | | | 1.535 | | ٧ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 800 | | | 800 | | | 800 | | V | | V <sub>CMR</sub> | Input High Voltage<br>Common Mode Range; NOTE 2, 3 | | | | | | | | | | | V | | I <sub>IH</sub> | Input<br>High Current | PCLK, nPCLK | | | | | | | | | | μΑ | | , Input | | PCLK | | | | | | | | | | μΑ | | I <sub>IL</sub> | Low Current | nPCLK | | | | | | | | | | μΑ | Input and output parameters vary 1:1 with $V_{CC}$ . $V_{FF}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to $V_{cco}^{cc}$ - 2V. NOTE 2: Common mode voltage is defined as $V_{\rm HI}$ . NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is V<sub>cc</sub> + 0.3V. #### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER Table 3C. LVPECL DC Characteristics, $V_{CC} = 2.5V$ ; $V_{EE} = 0V$ | Cumbal | Parameter | | | -40°C | | 25°C | | 85°C | | | Units | | |------------------|----------------------------------------------------|-------------|-----|-------|-----|------|-------|------|-----|-------|-------|--------| | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullits | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | | 1.475 | | | 1.495 | | | 1.495 | | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | | 0.745 | | | 0.72 | | | 0.735 | | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 800 | | | 800 | | | 800 | | V | | V <sub>CMR</sub> | Input High Voltage<br>Common Mode Range; NOTE 2, 3 | | | | | | | | | | | ٧ | | I <sub>IH</sub> | Input<br>High Current | PCLK, nPCLK | | | | | | | | | | μA | | | Input | PCLK | | | | | | | | | | μA | | I <sub>IL</sub> | Low Current | nPCLK | | | | | | | | | | μΑ | Input and output parameters vary 1:1 with V $_{\rm CC}$ . V $_{\rm EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to V $_{\rm CCO}$ - 2V. NOTE 2: Common mode voltage is defined as $\rm V_{\rm in}$ NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is V<sub>CC</sub> + 0.3V. Table 3D. ECL DC Characteristics, $V_{CC} = 0V$ ; $V_{EE} = -3.8V$ to -2.375V | 0 | Parameter | | -40°C | | 25°C | | 85°C | | | Units | | | |------------------|----------------------------------------------------|-------------|-------|--------|------|-----|--------|-----|-----|--------|-----|-------| | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | | -1.025 | | | -1.005 | | | -1.005 | | ٧ | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | | -1.755 | | | -1.78 | | | -1.765 | | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 800 | | | 800 | | | 800 | | ٧ | | V <sub>CMR</sub> | Input High Voltage<br>Common Mode Range; NOTE 2, 3 | | | | | | | | | | | V | | I <sub>IH</sub> | Input<br>High Current | PCLK, nPCLK | | | | | | | | | | μA | | | Input | PCLK | | | | | | | | | | μA | | I <sub>IL</sub> | Low Current | nPCLK | | | | | | | | | | μA | Input and output parameters vary 1:1 with V $_{cc}$ . V $_{EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to V $_{cco}$ - 2V. NOTE 2: Common mode voltage is defined as $V_{\rm HI}$ . NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is V<sub>CC</sub> + 0.3V. Table 4. AC Characteristics, $V_{CC} = 0V$ ; $V_{EE} = -3.8V$ to -2.375V or $V_{CC} = 2.375$ to 3.8V; $V_{EE} = 0V$ | Cumbal | Parameter | | -40°C | | | 25°C | | | 85°C | | | Units | |--------------------------------------|------------------------------|------------|-------|-----|-----|------|-----|-----|------|-----|-----|--------| | Symbol | Parameter | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Office | | f <sub>MAX</sub> | Output Frequency | | | 3 | | | 3 | | | 3 | | GHz | | $t_{\scriptscriptstyle{ extsf{PD}}}$ | Propagation Delay; NOTE 1 | | | 240 | | | 250 | | | 260 | | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | 5 | | | 5 | | | 5 | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | | | | | | | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 160 | | | 160 | | | 160 | | ps | | odc | Output Duty Cycle | f ≤ 1GHz | | 50 | | | 50 | | | 50 | | % | All parameters are measured at $f \le 1.7$ GHz, unless otherwise noted. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. ### ICS853011C # Low Skew, 1-to-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER ### PARAMETER MEASUREMENT INFORMATION #### **OUTPUT LOAD AC TEST CIRCUIT** #### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### **OUTPUT SKEW** #### **OUTPUT RISE/FALL TIME** #### PROPAGATION DELAY #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{CC}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm cc}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### TERMINATION FOR 3.3V LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 2A and 2B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 2A. LVPECL OUTPUT TERMINATION FIGURE 2B. LVPECL OUTPUT TERMINATION ### ICS853011C # Low Skew, 1-to-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 3A and Figure 3B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to V<sub>CC</sub> - 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> - 2V is very close to ground level. The R3 in Figure 3B can be eliminated and the termination is shown in Figure 3C. FIGURE 3A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 3B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 3C. 2.5V LVPECL TERMINATION EXAMPLE ### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 4A to 4E* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 4A. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A CML DRIVER FIGURE 4B. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 4C. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 4E. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE #### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS853011C. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS853011C is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.8V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.8V \* 18mA = 68.4mW - Power (outputs)<sub>MAX</sub> = 30.94mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30.94mW = 61.88mW Total Power MAX (3.8V, with all outputs switching) = 68.4mW + 61.88mW = 130.3mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd_{total} + T_{A}$ Tj = Junction Temperature $\theta_{1\Delta}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3°C/W per Table 5A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.130\text{W} * 103.3^{\circ}\text{C/W} = 98.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 5A. Thermal Resistance $\theta_{\text{JA}}$ for 8-pin SOIC, Forced Convection # θ<sub>JA</sub> by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 153.3°C/W 128.5°C/W 115.5°C/W Multi-Layer PCB, JEDEC Standard Test Boards 112.7°C/W 103.3°C/W 97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TABLE 5B. THERMAL RESISTANCE A., FOR 8-PIN TSSOP, FORCED CONVECTION | θ <sub>JA</sub> by Velocity (Meters per Second) | | | | | | | | |-------------------------------------------------|-----------|----------|----------|--|--|--|--| | | 0 | 1 | 2 | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 101.7°C/W | 90.5°C/W | 89.8°C/W | | | | | #### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.935V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 0.935V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.67V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.67V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.935V)/50\Omega] * 0.935V = \textbf{19.92mW}$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.67V)/50\Omega] * 1.67V = 11.02mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.94mW ### ICS853011C Low Skew, 1-TO-2 ### DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER ### RELIABILITY INFORMATION Table 6A. $\theta_{\text{JA}}$ vs. Air Flow Table for 8 Lead SOIC #### θ<sub>...</sub> by Velocity (Linear Feet per Minute) 0 200 500 153.3°C/W 128.5°C/W 115.5°C/W 112.7°C/W 103.3°C/W 97.1°C/W Single-Layer PCB, JEDEC Standard Test Boards 153.3°C/W 128.5°C/W Multi-Layer PCB, JEDEC Standard Test Boards 112.7°C/W 103.3°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### Table 6B. $\theta_{\text{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ #### $\theta_{AA}$ by Velocity (Meters per Second) #### TRANSISTOR COUNT The transistor count for ICS853011C is: 96 ### ICS853011C # Low Skew, 1-to-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC TABLE 7A. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | | | | | |--------|---------|---------|--|--|--|--| | STWBOL | MINIMUN | MAXIMUM | | | | | | N | 8 | | | | | | | А | 1.35 | 1.75 | | | | | | A1 | 0.10 | 0.25 | | | | | | В | 0.33 | 0.51 | | | | | | С | 0.19 | 0.25 | | | | | | D | 4.80 | 5.00 | | | | | | E | 3.80 | 4.00 | | | | | | е | 1.27 [ | BASIC | | | | | | Н | 5.80 | 6.20 | | | | | | h | 0.25 | 0.50 | | | | | | L | 0.40 | 1.27 | | | | | | α | 0° | 8° | | | | | Reference Document: JEDEC Publication 95, MS-012 ### ICS853011C # Low Skew, 1-to-2 Differential-to-2.5V/3.3V LVPECL/ECL Fanout Buffer PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP TABLE 7B. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |--------|---------|---------| | STWBOL | Minimum | Maximum | | N | | 8 | | А | | 1.10 | | A1 | 0 | 0.15 | | A2 | 0.79 | 0.97 | | b | 0.22 | 0.38 | | С | 0.08 | 0.23 | | D | 3.00 E | BASIC | | E | 4.90 E | BASIC | | E1 | 3.00 E | BASIC | | е | 0.65 E | BASIC | | e1 | 1.95 l | BASIC | | L | 0.40 | 0.80 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-187 ### ICS853011C # Low Skew, 1-to-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|---------|------------------------------------------|-------------|---------------| | ICS853011CM | 853011C | 8 lead SOIC | 96 per tube | -40°C to 85°C | | ICS853011CMT | 853011C | 8 lead SOIC on Tape and Reel | 2500 | -40°C to 85°C | | ICS853011CMLF | 3011CLF | "Lead Free" 8 lead SOIC | 96 per tube | -40°C to 85°C | | ICS853011CMLFT | 3011CLF | "Lead Free" 8 lead SOIC on Tape and Reel | 2500 | -40°C to 85°C | | ICS853011CG | 011C | 8 lead TSSOP | 96 per tube | -40°C to 85°C | | ICS853011CGT | 011C | 8 lead TSSOP on Tape and Reel | 2500 | -40°C to 85°C | The aforementioned trademark, HiPerClockS<sup>TM</sup> is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.