LC7074, 7074M # Synchronous Error Correction LSI for RDS Applications #### Overview The LC7074 and the LC7074M are ICs for the RDS (radio data system) implemented by the EBU (European Broadcasting Union) and the RDBS (radio broadcast data system) implemented by the NRSC (National Radio System Committee) in the USA. RDS and RBDS are standards that allow data to be broadcast multiplexed with other FM broadcasts. When combined with an IC in the LA2230 series, the LC7074/M synchronizes with data multiplexed in an FM broadcast and detects and corrects errors in that data. The synchronized data is output as a serial signal which can then be decoded and processed on the system control microprocessor. #### **Functions** - Group synchronization RDS group synchronization MMBS/RDS group synchronization - · Error detection and correction - Error detection function enable/disable selection - · Serial data output - Serial data clock polarity selection - · Data block start signal output #### **Features** - Systems that decode, synchronize and detect and correct errors can easily be constructed by combining the LC7074/M with an LA2230 series product. - Reduces overhead in the microprocessor that decodes and processes the RDS or MMBS/RDS data. #### **Product-Package Relationship** | Product No. | Package | |-------------|---------| | LC7074 | DIP18 | | LC7074M | MFP18 | ## **Package Dimensions** unit: mm #### 3007A-DIP18 #### 3095-MFP18 ## **Pin Assignment** #### The LC7070 Series This section describes the differences between the different products in the LC7070 series. #### **Usage Notes** The basic functions, including the pin functions and I/O timing, are identical in all products in the series. However, some pin circuits and function operation details differ. - LC7070NM ...While the LC7074M is pin compatible with this product, the circuit type of the three output pins differs as shown in table, Package and Output Driver Type Comparison. These products can be interchanged to match the output interface. However, since the data output method following synchronization detection differs as shown in table, Comparison of Functional Differences, care is required in writing programs that receive, decode and process the output data for the control microprocessor. - LC7070N.......While the LC7074 is pin compatible with this product, the circuit type of the three output pins differs as shown in table, Package and Output Driver Type Comparison. These products can be interchanged to match the output interface. However, since the data output method following synchronization detection differs as shown in table, Comparison of Functional Differences, care is required in writing programs that receive, decode and process the output data for the control microprocessor. - LC7071NM....The LC7074M is pin compatible with this product, and the pin circuit types, pin functions, and signal timings are identical. In principle, these products are interchangeable. However, since the data output method following synchronization detection differs as shown in table, Comparison of Functional Differences, care is required in writing programs that receive, decode and process the output data for the control microprocessor. - LC7073 .......The LC7074 is pin compatible with this product, and the pin circuit types, pin functions, and signal timings are identical. Furthermore, the synchronization detection method and the post-synchronization data output method are also identical. In principle, these products are interchangeable. However, since these products handle the block offset words E and F differently, and also handle MMBS/RDS data differently as shown in table, Comparison of Functional Differences, care is required in writing programs that receive, decode and process the output data for the control microprocessor. - LC7073M......The LC7074M is pin compatible with this product, and the pin circuit types, pin functions, and signal timings are identical. Furthermore, the synchronization detection method and the post-synchronization data output method are also identical. In principle, these products are interchangeable. However, since these products handle the block offset words E and F differently, and also handle MMBS/RDS data differently as shown in table, Comparison of Functional Differences, care is required in writing programs that receive, decode and process the output data for the control microprocessor. # Package and Output Driver Type Comparison | Product No. Package | | Output driver type difference* | Function | | |---------------------|-------|------------------------------------|--------------------------|--| | LC7070N | DIP18 | | | | | LC7070NM | MFP18 | Open drain type | Identical functions | | | LC7071NM | MFP18 | Pull-up MOS transistor (CMOS type) | | | | LC7073 | DIP18 | | See table, Comparison of | | | LC7073M | MFP18 | Pull-up MOS transistor (CMOS type) | Functional Defferences. | | | LC7074 | DIP18 | | See table, Comparison of | | | LC7074M | MFP18 | Pull-up MOS transistor (CMOS type) | Functional Defferences. | | Note: • Only applies to the three pins DATA START, DATA OUT and CLOCK OUT. ## **Comparison of Functional Differences** | ltem | LC7070N<br>LC7070NM<br>LC7071NM | LC7073<br>LC7073M | LC7074<br>LC7074M | | | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--| | Offset word E Offset word F | These are taken to be offset words and a group synchronization detection operation is performed. | These are not seen as offset words. Only offset words A, B, C, C' and D are detected. | Offset words A, B, C, C', D and E are detected. Offset word F is not detected. | | | | All zero data<br>(corresponding to offset E) | All zero data is taken to be an offset<br>word E block. Accordingly, an offset<br>word E block synchronization<br>operation is performed. | All zero data is not seen as being an offset word E block. Rather, all zero data is taken to mean that there is no input, and synchronization detection is not performed. If all zero data is input, these products decide that data input has stopped, and they stop outputting data and enter the pull-out sequence. | All zero data is seen as an offset<br>word E block. Accordingly, an offset<br>word E block synchronization<br>operation is performed. | | | | MMBS/RDS compound data | For the transition from an RDS group (ABCD) to an MMBS group (EEEE) or the reverse transition, these are taken to be the pull-out and resynchronization sequences. During transitions, data errors can occur and data output can be interrupted. | Since these products do not synchronize on an offset word E block, each time an RDS group is inserted in an MMBS group, they repeat the pull-out and resynchronization sequences. | MMBS/RDS data is correctly output with no pull-out and no errors. | | | | Synchronization detection method | Synchronization is achieved when the offset words in five out of 12 blocks are detected in the correct order. | Synchronization is achieved when the offset words in two out of three blocks are detected in the correct order. | | | | | Post-synchronization detection data output | Data output starts with the data from the first block (the offset word A block) in the group following the group for which synchronization detection was completed. | When synchronization detection completes with an offset word A block, output starts with the data in the second block (the offset word B block) from the same group. When synchronization detection completes with an offset word B, C or D block, output starts with the data in the first block (the offset word A block) from the same group. | | | | | Pull-out determination method | When the offset words from five or m | ore consecutive blocks were not detecte | ed. | | | | Error correction | In modes where error correction is en- | abled, up to five error bits are corrected | for distances of 5 bits or less. | | | # **Block Diagram** ## **Pin Functions** | Pin | lο | Internal equivalent circuit | Function | Value at reset | |-----------------------------------------------------------------------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | V <sub>DD</sub> , V <sub>SS</sub> 1<br>V <sub>SS</sub> 2, V <sub>SS</sub> 3 | _ | _ | Power supply . | - | | OSC1<br>OSC2 | - 0 | A02078 | Clock oscillator Connect the external ceramic oscillator and capacitor at these pins. | - | | CLOCK IN | 1 | ADEOSO | RDS demodulation clock input<br>Connect to the clock output from the LA2230 series demodulation IC. | _ | | DATA IN | 1 | A02080 | RDS demodulation data input Connect to the data output from the LA2230 series demodulation IC. | - | | CORR.SEL | - | A02080 | Error correction selection input This pin selects whether the IC corrects errors in the RDS demodulated data. Input = 0: No correction performed* Input = 1: Error correction performed In modes where error correction is enabled, up to five error bits are corrected for distances of 5 bits or less. | _ | | CL.ED.SEL | ı | ADEOBO | Serial data clock output polarity selection input Input = 0: Serial data output is valid on the rising edge of the output clock. (Data output changes on the falling edge of the clock.) Input = 1: Serial data output is valid on the falling edge of the output clock. (Data output changes on the rising edge of the clock.) | _ | | D.S.CONTROL | - | AOROBO | Block data start signal control input Input = 0: Output the DATA START signal for all blocks. Input = 1: Output the DATA START signal for only the second block. | _ | | RECEIVE | 0 | A02081 | RDS data reception in progress output Outputs a low level while serial data is being output following completion of synchronization detection. Outputs a high level at all other times. Open drain output | High level<br>(high<br>impedance) | Note: \* 0: Low level input 1: High level input Continued on next page. ## Continued from preceding page. | Pin | 1/0 | Internal equivalent circuit | Function | Value at reset | |------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | CORRECTION | 0 | A02081 | Error correction operation output Outputs a low level when the serial data output data has been error corrected, or could not be corrected. Outputs a high level (high impedance) when correction is disabled. Open drain output | High level<br>(high<br>Impedance) | | ERROR | o | A02081 | Error output Outputs a low level when there were errors in the input data and those errors could not be corrected. Outputs a high level (high impedance) when there were no errors or the errors were corrected. Open drain output | High level<br>(high<br>impedance) | | DATA START | o | A02082 | Serial data output block data start signal The output type is controlled by the D.S.CONTROL input. Pull-up MOS transistor (CMOS) output | High level | | DATA OUT | 0 | A02082 | Serial data output data output Pull-up MOS transistor (CMOS) output | High level | | CLOCK OUT | 0 | VOSOBS | Serial data output clock output<br>Pull-up MOS transistor (CMOS) output | High level | | RES | . 1 | VDD AOPO83 | Reset input input a low level pulse with a length of at least 4 clock cycles to reset and restart IC operation. Note that when a 4 MHz oscillator is used, since a single clock cycle is 0.25 μs, four clock cycles is 1 μs. Schmitt type input. Built-in pull-up resistor | _ | ## **Specifications** # Electrical Characteristics at Ta = 25°C $V_{SS}1$ , $V_{SS}2$ , $V_{SS}3$ = 0 V | Parameter | Symbol | Applicable pin | Condition | Rating | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------|----------------------------|--------------------------------|------| | Supply voltage | V <sub>OD</sub> max | $V_{DD}$ | | -0.3 to +7.0 | ٧ | | O | V <sub>O</sub> 1 | OSC2, DATA START,<br>DATA OUT, CLOCK OUT | | - 0.3 to V <sub>DO</sub> + 0.3 | ٧ | | Output voltage | V <sub>O</sub> 2 | RECEIVE, CORRECTION,<br>ERROR | | -0.3 to +15 | ٧ | | | V <sub>I</sub> 1 | RES, OSC1 | 4 | -0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Input voltage | V <sub>I</sub> 2 | CLOCK IN, DATA IN,<br>CORR.SEL, CL.ED.SEL,<br>D.S.CONTROL | | -0.3 to +15 | ٧ | | | l <sub>O</sub> 1 | RECEIVE, CORRECTION, ERROR | The autore arrest and air | 20 | mA | | Output current | l <sub>O</sub> 2 | DATA START, DATA OUT,<br>CLOCK OUT | The output current per pin | -2 to +20 | mA | | | ΣΙΟ | All output pins | Total value | -14 to +90 | mA | | Attache de la companya company | D-1 | DIP package product | To 40 to 8500 | Up to 250 | mW | | Allowable power dissipation | Pd max | MFP package product | Ta = -40 to +85°C | Up to 150 | mW | | Operating temperature | Topr | | | -40 to +85 | °C | | Storage temperature | Tstg | | | -55 to +125 | ۰c | Note: \* When driving the oscillator with the recommended constants shown in figure 1, values up to the oscillation amplitude that occurs are allowed. ## Allowable Operating Ranges at Ta = -40 to +85°C, $V_{SS}1$ , $V_{SS}2$ , $V_{SS}3$ = 0 V, $V_{DD}$ = 4.5 to 6.0 V | Parameter | | | 0 100 | Rating | | | | |------------------------------|-------------------|-----------------------------------------------------------|--------------|--------------------------------------------------------|-----|----------------------|------| | | Symbol | Applicable pin | Condition | min | typ | max | Unit | | Operating supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | | 4.5 | | 6.0 | ٧ | | V <sub>IH</sub> 1 CORF | | CLOCK IN, DATA IN,<br>CORR.SEL, CL.ED.SEL,<br>D.S.CONTROL | | 0.7 V <sub>DD</sub> | | +13.5 | ٧ | | | V <sub>IH</sub> 2 | RES | | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | Input low level voltage | V <sub>IL</sub> 1 | CLOCK IN, DATA IN,<br>CORR.SEL, CL.ED.SEL,<br>D.S.CONTROL | | v <sub>ss</sub> | | 0.3 V <sub>DD</sub> | > | | | V <sub>IL</sub> 2 | RES | | V <sub>SS</sub> | | 0.25 V <sub>DD</sub> | ٧ | | Ceramic oscillator guarantee | | OSC1, OSC2 | See figure 1 | See the ceramic oscillator guaranteed constants table. | | j | | ## Electrical Characteristics at Ta = -40 to +85°C, $V_{SS}1$ , $V_{SS}2$ , $V_{SS}3$ = 0 V, $V_{DD}$ = 4.5 to 6.0 V | _ | | | | | Rating | | | |---------------------------------------|-----------------------------------------------|-----------------------------------------------------------|-----------------------|-----------------------|---------------------|----------|------| | Parameter | Symbol Applicable pin | | Condition | min | typ | max | Unit | | Input high level current | 1114 | CLOCK IN, DATA IN,<br>CORR.SEL, CL.ED.SEL,<br>D.S.CONTROL | VIN = +13.5 V | | | +5.0 | μА | | Input low level current | I <sub>IL</sub> 1 | CLOCK IN, DATA IN,<br>CORR.SEL, CL.ED.SEL,<br>D.S.CONTROL | VIN = V <sub>SS</sub> | -1.0 | | | μА | | | I <sub>IL</sub> 2 | RES | VIN = VSS | -45 | -10 | | μA | | 0 | | DATA START, DATA OUT. | IOH = -50 μA | V <sub>DD</sub> - 1.2 | | • | T v | | Output high level voltage | VOH CLOCK OUT | IOH = ~10 μA | V <sub>DD</sub> ~ 0.5 | | | <u>l</u> | | | | | RECEIVE, CORRECTION.<br>ERROR, DATA START. | IOL = 10 mA | | | 1.5 | _ v | | Output low level voltage | VOL ERROR, DATA START,<br>DATA OUT, CLOCK OUT | IOL = 1.8 mA*1 | | | 0.4 | | | | Outside Historian average | IOFF RECEIVE, CORRECTION ERROR | V <sub>O</sub> = +13.5 V | , | | 5.0 | | | | Output off leakage current | | Vo = Vss | -1.0 | | | μА | | | Hysteresis voltage | V <sub>HIS</sub> | ĀES | | | 0.1 V <sub>DD</sub> | | V | | Supply current | lDD | V <sub>DD</sub> | .5 | | 1.5 | 3.5 | mA | | Ceramic oscillator stabilization time | <sup>t</sup> CFS | OSC1, OSC2 | See figure 2 | | | 10 | ms | | Reset time | <sup>l</sup> RST | | | See figure 3 | 3. | | | Note: 1 When the IOL values for the remaining output pins (when an arbitrary 4 output pins are excluded) are all under 1 mA. 2 Using the oscillator circuit in figure 1, when there is no power dissipation in the output pins, and when the input pins are at the V<sub>DD</sub> level. #### **Ceramic Oscillator Guaranteed Constants** | 4 MHz ceramic oscillator | C1, C2 | |------------------------------------|-------------| | CSA4. 00MG (Murata Mfg. Co., Ltd.) | 30 pF ± 10% | | KBR4. 0M (Kyocera, Ltd.) | 33 pF ± 10% | V<sub>DD</sub> 4.5V OV OSC Stable oscillation Oscillator unstable period Figure 1 Oscillator Circuit This example shows a simplified reset circuit. In actual applications, we recommend that the circuit be designed so that the reset signal can be applied from the control microprocessor to handle cases where IC operation becomes unstable due to power supply noise or other causes. Figure 2 Oscillator Stabilization Period Set this period to 10 ms or longer to allow for the oscillator stabilization period. 10 to 100 ms when C = 0.1 $\mu$ F. However, adjust the value of C in application circuits in which the power supply has a slow rise time. Figure 3 Reset Circuit #### **RDS Data Processing System Organization Example** System Organization Example ## **System Operation** 1. Relationship between RDS Demodulated Data (LA2230 series IC output) and LC7074/M Output Data - The DATA START signal indicated with broken lines is the signal when the D.S.CONTROL input is low level. - The serial data output (DATA OUT) from the LC7074/M is data that is delayed by one block with respect to the data received from the LA2230 series IC. - The ERROR and CORRECTION signals are output continuously when consecutive errors are detected. - The RECEIVE output signal is output only in periods when output data is being output from the DATA OUT pin. Relationship between the Demodulated Data and the Output Data ## 2. Input Data Timing - Input data is acquired on the falling edge of the input clock. - Input data must be stable just before and just after the falling edge of the input clock. This means that it is desirable that the input data change state on the rising edge of the input clock. ## **Input Data Timing** #### 3. Serial Data Output Format and Timing S : Start bit (always "0") E : Error flag } See table F : Correction flag OE : Offset E OF : Offset F (always "0": reserved for future expansion) A/B : Group type version 0: Version A 1: Version B B1, B0 : Block number 00: First block 01: Second block 10: Third block 11: Fourth block D0 to D15 ; RDS data ## E and F Flags | | E | F | |----------------------|---|---| | No errors | 0 | 0 | | Errors corrected | 0 | 1 | | Uncorrectable errors | 1 | 1 | Note: When the CORR.SEL input pin is high level. **Serial Data Output Format and Timing** #### 4. Informative Bits in the Serial Data Output #### • Error Flag (E) and Correction Flag (F) The error flag (E) and the correction flag (F) in the serial data output are identical to the ERROR and CORRECTION output pins, except that the logical levels are inverted. The meaning of the error and correction flags differ slightly depending on the setting that determines whether input data error correction is to be performed (the CORR.SEL pin). The tables below show the relations between the output value combinations of the error and correction flags. #### — When the CORR.SEL pin is high: Error correction enabled | | Error flag (E) | Correction flag (F) | ERROR pin | CORRECTION pin | |----------------------|----------------|---------------------|-----------|----------------| | No errors | 0 | 0 | 1 | 1 | | Errors corrected | 0 | 1 | 1 | 0 | | Uncorrectable errors | 1 | 1 | 0 | 0 | The value combination where E is 1 and F is 0 (or equivalently, where the ERROR pin is 0 and the CORRECTION pin is 1) cannot occur. #### - When the CORR.SEL pin is high: Error correction disabled | | Error flag (E) | Correction flag (F) | ERROR pin | CORRECTION pin | |----------------------|----------------|---------------------|-----------|----------------| | No errors | 0 | 0 | 1 | 1 | | Uncorrectable errors | 1 | 1 | 0 | 0 | The value combinations where E is 1 and F is 0 (or equivalently, where the ERROR pin is 0 and the CORRECTION pin is 1) and where E is 0 and F is 1 (or equivalently, where the ERROR pin is 1 and the CORRECTION pin is 0) cannot occur. In this case, the combination indicating no errors is output if there were no errors in the data, and the combination indicating uncorrectable errors is output when there are errors in the data whether or not those errors are correctable. #### • Offset E (OE) and Offset F (OF) When the IC has synchronized with the offset word E block data, the OE bit in the output data goes to "1". At this point the bits B1 and B0, which express the RDS block number, will be "00", i.e., both will be zero. The LC7074/M does not recognize an offset word F block as a correct offset word. Therefore, the OF bit in the output data will always be "0". Block data. "A" indicates offset word A, that is, the first block. D A В $\mathbf{C}$ Input D Ē E E E E E Е Е A В Output D $\mathbf{E}$ Е E E OE bit Bits B1 10 11 00 01 10 11 00 00 00 00 00 00 00 00 00 01 and B2 **OE Bit Output** #### • Block Number (B0 and B1) The block number bits indicate the data block of the output data. | B1 | B0 | Block | |----|----|---------------------------------------------| | 0 | 0 | First block (the offset word A block) | | 0 | 1 | Second block (the offset word B block) | | 1 | 0 | Third block (the offset word C or C' block) | | 1 | 1 | Fourth block (the offset word D block) | - The OE bit becomes one when the offset word E block data is output. At this point the bits B1 and B0 will be "00", i.e., both will be zero. - Consider the situation where there is a block in the RDS group data output for which the input data offset word cannot be detected. Here, the IC assumes that the blocks were input in the correct offset word order, and outputs B0 and B1 accordingly. #### **Block Number Output** #### • Group Type Version (A/B) The A/B bit is set based on the third block offset word of input data. If the offset word is "C", the A/B bit is set to "0", and if the offset word is "C", the A/B bit is set to "1". Note that the version bit B0 in the second block (the offset word B block) data of input data is not used for group type version determination. As a result, the version bit A/B in the output data changes in the third block. A/B Bit Output #### 5. Group Synchronization · Recognized Offset Words The LC7074/M recognizes the five offset words A, B, C, C' and D. The offset word F, which is stipulated by the EBU, is not recognized. · Group Data Ordering and Synchronization The LC7074/M recognizes the following three types of group data. However, there is no limitation on the number of blocks in groups consisting of offset E blocks (type 3). (1) $$A - B - C - D$$ (2) $$A - B - C' - D$$ (3) $$E - E - E - E$$ $$E - E - E$$ $$E - E$$ Ε As a result, there are nine block data orders (listed as (1) to (9) below) that the LC7074/M recognizes, and any other order is determined to be an error. Correct data orders Data orders handled as errors $(1) A \rightarrow$ (2) B $\rightarrow$ C (3) $\mathbf{B} \rightarrow$ C' $(4) C \rightarrow$ D (5) $C' \rightarrow$ D (6) $\mathbb{D} \rightarrow$ Α (7) D $\rightarrow$ E (8) $E \rightarrow$ E (9) $E \rightarrow$ $A \rightarrow C$ $B \rightarrow E$ $E \rightarrow B$ The data input wait state is called a synchronization sequence. When a clock signal is first input to the LC7074/M from the demodulation IC, the LC7074/M starts the operation of detecting offset words from data synchronized with the clock. The LC7074/M synchronizes with the input data when it detects two blocks with correct offset words in correct positions. - · Synchronization with RDS Group Data - RDS block data format **RDS Group Format** #### - Synchronization with RDS data | Input | ? | α | A | В | С | D | A | В | С | D | A | В | | |--------------------|---|---|---|---|---|---|---|---|---|---|---|---|---| | Delayed by 1 block | | | | | | | | | | | | | | | Output | | | | • | В | C | D | Α | В | C | D | Α | В | Here the LC7074/M detects blocks D and A consecutively. Since it synchronizes at A, output starts with B from the same group. | Input | ? | D | ? | В | С | D | Α | В | С | D | A | В | | |--------|---|---|---|---|---|---|---|---|---|---|---|---|---| | _ | | | | | | | | | _ | _ | _ | | | | Output | | | | | | | | Α | В | С | D | A | В | Here, the LC7074/M detects the D and B blocks. Since it synchronizes at B, output starts with A from the next group. ## **RDS Synchronization Sequence** - · Synchronization with RDS/MMBS Group Data - RDS/MMBS compound group data format #### **RDS/MMBS Group Data Format** - Synchronization with MMBS Data | Input | ? | E | E | E | E | E | E | Е | E | Е | Е | E | • | |--------|---|---|---|---|---|---|---|---|---|---|---|---|---| | Output | | | | | E | E | E | Е | Е | Е | Е | E | E | Detected for two consecutive blocks | Input | ? | E | ? | E | E | Е | Е | E | E | E | Е | E | | |--------|---|---|---|---|---|---|---|---|---|---|---|---|---| | Output | | | | | | E | E | E | E | E | Е | Е | E | - Detected for two of three blocks Note: The LC7074/M does not recognize that MMBS group data consists of four MMBS blocks (offset word E blocks). #### MMBS Synchronization Sequence #### • Pull-Out When a state occurs in which the LC7074/M is in the synchronized state and cannot detect the block data offset word, it enters a pull-out sequence. When the LC7074/M is unable to detect the offset word in five consecutive blocks while in a pull-out sequence, it goes to the pull-out state. When the LC7074/M pulls out, it stops clock and data output and switches to the synchronization sequence. Note that if the LC7074/M was unable to detect the offset word in fewer than five consecutive blocks, the synchronization state continues without change. #### - Pull-out in RDS group data Note: "Error output" refers to the E and F flags in the output data and to the ERROR and CORRECTION pins. #### **RDS Pull-Out Sequence** #### Pull-out in MMBS group data **MMBS Pull-Out Sequence** ## 6. Control Input Pin Read Timing (Pins CL.ED.SEL, CORR.SEL and D.S.CONTROL) #### CL.ED.SEL The LC7074/M reads in the state of the CL.ED.SEL pin about 1 ms after a reset clear. It uses this signal for the internal settings that determine the clock output polarity. **CL.ED.SEL Pin Read-In Timing** #### · CORR.SEL and D.S.CONTROL The LC7074/M continuously checks the state of these pins. As a result, error correction can be turned on or off and the DATA START signal output form can be changed at any time. — During synchronization detection (synchronization sequence) The pin states are read-in on each bit of demodulated data from the RDS demodulation IC (at the points shown by arrows in the figure). The state is read into the IC if the input values agree four times in a row. Pin Read-In Timing during Synchronization Detection Following synchronization detection (while synchronized) The LC7074/M reads in the pin state at the start of each block in the demodulated data from the RDS demodulation IC (at the points shown by arrows in the figure). The state is read into the IC if the input values agree four times in a row. Pin Read-in Timing following Synchronization Detection - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guarant-eed for volume production, SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.