### M2148H HIGH SPEED 1024 x 4 BIT STATIC RAM

Military

|                           | M2148H-3 | M2148H |  |  |
|---------------------------|----------|--------|--|--|
| Max. Access Time (ns)     | 55       | 70     |  |  |
| Max. Active Current (mA)  | 180      | 180    |  |  |
| Max. Standby Current (mA) | 30       | 30     |  |  |

- **HMOS III Technology**
- Completely Static Memory No Clock or Timing Strobe Required
- **Equal Access and Cycle Times**
- Single +5V Supply
- **■** Power-Down

- High Density 18-Pin Package
- Industry Standard M2114A Pinout
- Common Data Input and Output
- **■** Three-State Output
- Full Military Temperature Range -55°C to +125°C (T<sub>C</sub>)

The Intel M2148H is a 4096-bit static Random Access Memory organized as 1024 words by 4 bits using HMOS III, a high-performance MOS technology. It uses a uniquely innovative design approach which provides the ease-of-use features associated with non-clocked static memories and the reduced standby power dissipation associated with clocked static memories. To the user this means low standby power dissipation without the need for clocks, address setup and hold times, nor reduced data rates due to cycle times that are longer than access times.

Intel's HMOS III process provides superior radiation tolerance for applications with stringent radiation requirements. Contact your local sales office for the latest information.

CS controls the power-down feature. In less than a cycle time after CS goes high—disabling the M2148H—the part automatically reduces its power requirements and remains in this low power standby mode as long as CS remains high. This device feature results in system power savings as great as 85% in larger systems, where the majority of devices are disabled.

The M2148H is placed in an 18-pin package configured with the industry standard 1K x 4 pinout. It is directly TTL compatible in all respects: inputs, outputs, and single  $\pm$  5V supply. The data is read out nondestructively and has the same polarity as the input data.



Q



#### **ABSOLUTE MAXIMUM RATINGS\***

Case Temperature Under Bias...-65°C to +135°C Storage Temperature  $\,\dots -65^{\circ}\text{C}$  to  $\,+\,150^{\circ}\text{C}$ Voltage on Any Pin With Respect to Ground .....-3.5V to +7V Power Dissipation......1.2W D.C. Output Current ......20 mA

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### **Operating Conditions**

| Symbol          | Description                   | Min  | Max   | Units<br>°C |  |
|-----------------|-------------------------------|------|-------|-------------|--|
| T <sub>C</sub>  | Case Temperature (Instant On) | -55  | + 125 |             |  |
| V <sub>CC</sub> | Digital Supply Voltage        | 4.50 | 5.50  | ٧           |  |

#### D.C. AND OPERATING CHARACTERISTICS (Over Specified Operating Conditions)

| Symbol              | Parameter                           | M2148H/H-3 |          |     | 11-34 |                                                                                                                                |  |  |
|---------------------|-------------------------------------|------------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
|                     |                                     | Min        | Typ(1)   | Max | Unit  | Comments                                                                                                                       |  |  |
| ելլ                 | Input Load Current (All Input Pins) |            | 0.01     | 1.0 | μΑ    | V <sub>CC</sub> = Max., V <sub>IN</sub> = GND to V <sub>CC</sub>                                                               |  |  |
| lilol               | Output Leakage Current              |            | 0.1      | 10  | μΑ    | $\overline{\text{CS}} = \text{V}_{\text{H}}, \text{V}_{\text{CC}} = \text{Max.},$ $\text{V}_{\text{OUT}} = \text{GND to 4.5V}$ |  |  |
| lcc                 | Operating Current                   |            | 120      | 180 | mA    | $T_C = -55^{\circ}C$ $V_{CC} = Max., \overline{CS} = V_{IL}, Outputs Open$                                                     |  |  |
| I <sub>SB</sub>     | Standby Current                     | (25        | 15       | 30  | mA    | V <sub>CC</sub> = Min. to Max., CS = V <sub>IH</sub>                                                                           |  |  |
| I <sub>PO</sub> (2) | Peak Power-On Current               |            | 25       | 50  | mA    | $V_{CC} = GND$ to $V_{CC}$ Min.<br>$\overline{CS} = Lower$ of $V_{CC}$ or $V_{1H}$ Min.                                        |  |  |
| V <sub>IL</sub>     | Input Low Voltage                   | -3.0       |          | 0.8 | ٧     |                                                                                                                                |  |  |
| VIH                 | Input High Voltage                  | 2.0        |          | 6.0 | ٧     |                                                                                                                                |  |  |
| V <sub>OL</sub>     | Output Low Voltage                  |            |          | 0.4 | ٧     | I <sub>OL</sub> = 8 mA                                                                                                         |  |  |
| V <sub>OH</sub>     | Output High Voltage                 | 2.4        | <i>y</i> |     | V     | I <sub>OH</sub> = -4.0 mA                                                                                                      |  |  |
| los <sup>(3)</sup>  | Output Short Circuit Current        | -200       | + 200    |     | mA    | V <sub>OUT</sub> = GND to V <sub>CC</sub>                                                                                      |  |  |

#### NOTES:

1. Typical limits are at  $V_{CC} = 5V$ ,  $T_{C} = +25^{\circ}C$ , and Load A.

2. A pull-up resistor to  $V_{CC}$  on the  $\overline{CS}$  input is required to keep the device deselected; otherwise, power-on current approaches loc active.

3. Duration not to exceed one second. No more than one output shorted at a time.

# **CAPACITANCE** $T_C = 25^{\circ}C$ , f = 1.0 MHz

| Symbol           | Parameter                   | Max | Unit | Conditions            |
|------------------|-----------------------------|-----|------|-----------------------|
| CIN              | Input Capacitance           | 5   | рF   | VIN = OV              |
| C <sub>I/O</sub> | Input/Output<br>Capacitance | 7   | рF   | V <sub>I/O</sub> = 0V |



Load A

#### A.C. TEST CONDITIONS

| Input Pulse Levels             | GND to 3.0V |
|--------------------------------|-------------|
| Input Rise and Fall Times      | 5 ns        |
| Input Timing Reference Levels  | 1.5V        |
| Output Timing Reference Levels | 0.8V & 2.0V |
| Output Load                    | See Load A  |



Load B

### A.C. CHARACTERISTICS (Over Specified Operating Conditions)

#### READ CYCLE

| Symbol           | Parameter                            | M2148H |     | M2148H-3 |     | 11-14 | Comments |
|------------------|--------------------------------------|--------|-----|----------|-----|-------|----------|
|                  |                                      | Min    | Max | Min      | Max | Unit  | Comments |
| t <sub>RC</sub>  | Read Cycle Time                      | 70     |     | 55       |     | ns    |          |
| t <sub>AA</sub>  | Address Access Time                  |        | 70  |          | 55  | ns    |          |
| t <sub>ACS</sub> | Chip Select Access Time              |        | 70  |          | 55  | ns    |          |
| tон              | Output Hold from Address Change      | 5      |     | 5        |     | ns    |          |
| t <sub>LZ</sub>  | Chip Selection Output in Low Z       | 10     |     | 10       | E   | ns    | (Note 4) |
| t <sub>HZ</sub>  | Chip Deselection to Output in High Z | 0      | 20  | 0        | 20  | ns    | (Note 4) |
| tpU              | Chip Selection to Power Up Time      | 0      |     | 0        |     | ns    |          |
| t <sub>PD</sub>  | Chip Deselection to Power Down Time  |        | 30  |          | 30  | ns    |          |

#### **WAVEFORMS**









- NOTES:

  1. WE is high for Read Cycles.

  2. Device is continuously selected  $\overline{CS} = V_{\|L\|}$ .

  3. Address valid prior to or coincident with  $\overline{CS}$  transition low.

  4. Transition is measured  $\pm 500$  mV from high impedance voltage with Load B.

  5. Case temperatures are "instant on".

# intel

### A.C. CHARACTERISTICS (Over Specified Operating Conditions) (Continued)

#### WRITE CYCLE

| Symbol          | Parameter                         | M2148H |     | M2148H-3 |     | 11-14 |          |
|-----------------|-----------------------------------|--------|-----|----------|-----|-------|----------|
|                 |                                   | Min    | Max | Min      | Max | Unit  | Comments |
| twc             | Write Cycle Time                  | 70     |     | 55       |     | ns    |          |
| tcw             | Chip Selection to End of Write    | 65     |     | 50       |     | ns    |          |
| t <sub>AW</sub> | Address Valid to End of Write     | 65     |     | 50       |     | ns    |          |
| tas             | Address Setup Time                | 0      |     | 0        |     | ns    |          |
| twp             | Write Pulse Width                 | 50     |     | 40       |     | ns    |          |
| twn             | Write Recovery Time               | 5      |     | 5        |     | ns    |          |
| t <sub>DW</sub> | Data Valid to End to Write        | 25     |     | 20       |     | ns    |          |
| t <sub>DH</sub> | Data Hold Time                    | 0      |     | 0        |     | ns    |          |
| twz             | Write Enabled to Output in High Z | 0      | 25  | 0        | 20  | ns    | (Note 2) |
| tow             | Output Active from End of Write   | 0      |     | 0        | No. | ns    | (Note 2) |

#### **WAVEFORMS**

#### WRITE CYCLE NO. 1 (WE CONTROLLED)



## WRITE CYCLE NO. 2 (CS CONTROLLED)



- NOTES:

  1. If  $\overline{\text{CS}}$  goes high simultaneously with  $\overline{\text{WE}}$  high, the output remains in a high impedance state.

  2. Transition is measured  $\pm 500$  mV from high impedance voltage with Load B.