# MF1 IC S20 05

## Sawn bumped 120µm wafer addendum

Rev. 3.0 — 18 July 2007 141130 Product data sheet PUBLIC

## 1. General description

The MF1 IC S20 05 is a contactless Smart Card IC designed for card IC coils following the "Mifare card IC coil design guide" and is qualified to work properly in NXP´ reader environment, which is built according to NXP´ specification.

This specification describes electrical, physical and dimensional properties of wafers.

## 2. Ordering information

#### Table 1. Ordering information

| Type number     | Package |                   |                |
|-----------------|---------|-------------------|----------------|
|                 | Name    | Description       | Ordering Code  |
| MF1ICS2005W/U7D |         | Die on sawn wafer | 9352 851 56005 |

## 3. Mechanical specification

#### 3.1 Wafer

• Diameter: 8"

• Thickness:  $120 \ \mu \text{m} \pm 15 \ \mu \text{m}$  • Flatness: not applicable

• PGDW: 24892

### 3.2 Wafer backside

Material:
 S

• Treatment: ground and stress relieve

## 3.3 Chip dimensions

Chip size: 1.11 x 1.06 mm
 Scribe lines: x-line: 80 μm
 y-line: 80 μm

#### 3.4 Passivation

Type: sandwich structureMaterial: PSG / Nitride



NXP Semiconductors MF1 IC S20 05

### Sawn bumped 120µm wafer addendum

• Thickness: 500 nm / 600 nm

## 3.5 Au bump

Bump material: > 99.9% pure Au
 Bump hardness: 35 – 80 HV 0.005

Bump shear strength: > 70 MPa
 Bump height: 18 μm

• Bump height uniformity:

 $\begin{array}{lll} - & \text{within a die:} & \pm 2 \ \mu\text{m} \\ - & \text{within a wafer:} & \pm 3 \ \mu\text{m} \\ - & \text{wafer to wafer:} & \pm 4 \ \mu\text{m} \\ & \bullet & \text{Bump flatness:} & \pm 1.5 \ \mu\text{m} \end{array}$ 

• Bump size:

LA, LB, VSS<sup>1</sup> 104 x 104 μm
 TESTIO<sup>1</sup> 89 x 104 μm

• Bump size variation:  $\pm 5 \mu m$ 

Under bump metallization: sputtered TiW

Remark: Substrate is connected to VSS.

### 3.6 Fail die identification

Electronic wafer mapping covers the electrical test results and additionally the results of mechanical/ visual inspection.

No inkdots are applied.

<sup>1.</sup>Pads VSS and TESTIO are disconnected when wafer is sawn.

### Sawn bumped 120µm wafer addendum

## 4. Limiting values

Table 2. Limiting values [1][2][3]

In accordance with the Absolute Maximum Rating System (IEC 134)

| Symbol            | Parameter                           |     | Min   | Max | Unit |
|-------------------|-------------------------------------|-----|-------|-----|------|
| I <sub>IN</sub>   | Input Current                       |     | -     | 30  | mA   |
| P <sub>TOT</sub>  | Total power dissipation per package |     | -     | 200 | mW   |
| T <sub>STOR</sub> | Storage temperature                 |     | -55   | 125 | °C   |
| T <sub>OP</sub>   | Operating temperature               |     | -25   | 70  | °C   |
| $V_{ESD}$         | Electrostatic discharge voltage     | [4] | 2     | -   | kV   |
| I <sub>LU</sub>   | Latch-up current                    |     | ± 100 |     | mA   |

- [1] Stresses above one or more of the limiting values may cause permanent damage to the device
- [2] These are stress ratings only. Operation of the device at these or any other conditions above those given in the Characteristics section of the specification is not implied
- [3] Exposure to limiting values for extended periods may affect device reliability
- [4] MIL Standard 883-C method 3015; Human body model: C = 100 pF, R = 1.5 kW

### 5. Characteristics

Table 3. Electrical characteristics [1][2][3]

| Symbol           | Parameter                               | Conditions                     | Min             | Тур   | Max  | Unit   |
|------------------|-----------------------------------------|--------------------------------|-----------------|-------|------|--------|
| $f_{IN}$         | Input frequency                         |                                | -               | 13.56 | -    | MHz    |
| C <sub>IN</sub>  | Input capacitance<br>(LCR meter HP4258) | 22 °C, Cp-D,<br>13.56 MHz, 2 V | 14.4            | 16.1  | 17.4 | pF     |
| t <sub>W</sub>   | EEPROM write time                       |                                | -               | 2.9   | -    | ms     |
| t <sub>RET</sub> | EEPROM data retention                   |                                | 10              |       |      | years  |
| $N_{WE}$         | EEPROM write endurance                  |                                | 10 <sup>5</sup> |       |      | cycles |

<sup>[1]</sup> Stresses above one or more of the limiting values may cause permanent damage to the device

<sup>[2]</sup> These are stress ratings only. Operation of the device at these or any other conditions above those given in the Characteristics section of the specification is not implied

<sup>[3]</sup> Exposure to limiting values for extended periods may affect device reliability

## 6. Chip orientation and bond pad locations



MF1 IC S20 05

Sawn bumped 120µm wafer addendum

## 7. References

- Data sheet "General wafer specification for 8" wafers"
- Data sheet "Standard card IC MF1 IC S50 memory contents after test"
- Data sheet "Standard card IC MF1 IC S50 functional Specification"
- Product qualification package "Standard card IC MF1 IC S50 05"
- Application note "Mifare, card IC coil design guide"

## 8. Revision history

#### Table 4. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status             | Change notice | Supersedes |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------|------------|
| 141130         | July 2007                                                                                                                                   | Product data sheet            |               |            |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP<br/>Semiconductors.</li> </ul> |                               |               |            |
|                | <ul> <li>Legal texts have</li> </ul>                                                                                                        | been adapted to the new compa | iny name.     |            |

### Sawn bumped 120µm wafer addendum

## 9. Legal information

#### 9.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 9.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 9.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to

result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 9.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Mifare — is a trademark of NXP B.V.

#### 10. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

MF1 IC S20 05

## **NXP Semiconductors**

## Sawn bumped 120µm wafer addendum

## 11. Tables

| Table 1. | Ordering information1    | Table 3. | Electrical characteristics [1][2][3]3 |
|----------|--------------------------|----------|---------------------------------------|
| Table 2. | Limiting values[1][2][3] | Table 4. | Revision history                      |

## 12. Contents

| 1   | General description                       |
|-----|-------------------------------------------|
| 2   | Ordering information 1                    |
| 3   | Mechanical specification                  |
| 3.1 | Wafer                                     |
| 3.2 | Wafer backside                            |
| 3.3 | Chip dimensions                           |
| 3.4 | Passivation                               |
| 3.5 | Au bump                                   |
| 4   | Limiting values                           |
| 5   | Characteristics 3                         |
| 6   | Chip orientation and bond pad locations 4 |
| 7   | References                                |
| 8   | Revision history 5                        |
| 9   | Legal information6                        |
| 9.1 | Data sheet status 6                       |
| 9.2 | Definitions6                              |
| 9.3 | Disclaimers 6                             |
| 9.4 | Trademarks6                               |
| 10  | Contact information 6                     |
| 11  | Tables                                    |
| 12  | Contents                                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2007.

All rights reserved.