This product is obsolete.
This information is available for your convenience only.

For more information on Zarlink's obsolete products and replacement product lists, please visit http://products.zarlink.com/obsolete products/

This product is obsolete.
This information is available for your convenience only.

For more information on Zarlink's obsolete products and replacement product lists, please visit http://products.zarlink.com/obsolete products/

## VP1058

## 8-BIT, 25MHz, VIDEO FLASH ADC (SINGLE + 5V SUPPLY)

The VP1058 is a low power analog-to-digital flash converter which requires no preceding sample and hold stage. Operating from a single +5 V supply, it is capable of digitising analog signals with frequencies up to the Nyquist limit.

Output data is available in four possible 8-bit formats, selectable via two digital control inputs, giving either true or inverted code in binary or offset twos' complement.

## FEATURES

- 8-Bit Resolution
- 25 MHz Conversion Rate
- 60 MHz 3 dB Analog Input Bandwidth
- Single +5 V Supply Operation
- Low Power Consumption (Typically 670 mW )
- +3 V to +5 V Analog Input Range
- Selectable Data Format
- TTL Compatible
- Direct Replacement for TDC 1058 or CXA 1096P
- Low Cost
- No Missing Codes - Guaranteed


## APPLICATIONS

■ Digital Television

- Computing
- Radar
- Medical Imaging
- Nucleonics

■ Low-Cost, High-Speed Data Conversion

## OPERATING TEMPERATURE RANGE

Commercial $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (Still - Air ambient)

## ORDERING INFORMATION

VP1058 F CG DPAS (Commercial - Plastic DIL Package, DP28) VP1058 F CG HPAS (Commercial - Quad Plastic J Lead Package, HP28)
VP1058 F CG DGAS (Commercial - Ceramic DIL Package, DG28)

| ABSOLUTE MAXIMUM RATINGS |  |
| :--- | ---: |
| Supply voltage | +7 V |
| Analog input, AIN | $\mathrm{Vcc}+0.5$ |
| Reference voltage VRT, VRB | Vcc +0.5 |
| Reference voltage Vrt, VRB | 2.5 V |
| Digital inputs | Vcc |
| Mid-ref input current | -50 mA to +50 mA |
| Digital output current | -20 mA to +20 mA |
| Voltage between AGND and DGND | -0.5 V to +0.5 V |
| Voltage between AVcc and DVcc | -0.5 V to +0.5 V |



Fig. 1 Pin Connections (Top View)


Fig. 2 Internal block diagram
PIN DESCRIPTIONS

| Pin No. | Function | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{D}_{7}$ | Most significant bit (output data bit 7) |
| 2-4 | $\mathrm{D}_{6}-\mathrm{D}_{4}$ | Output data bits 6 to 4 |
| 5, 11 | DGND | Digital ground |
| 6, 10 | DV ${ }_{\text {cc }}$ | Digital supply pin ( +5 V ) |
| 7-9 | AGND | Analog ground |
| 12 | NLINV | Not Least significant bits INvert - inverts data $D_{0}$ to $D_{6}$ when taken low |
| 13-15 | $\mathrm{D}_{3}-\mathrm{D}_{1}$ | Output data bits 3 to 1 |
| 16 | D | Least significant bit (output data bit 0) |
| 17 | CONV | Clock input - the rate of input (CONVert) clock signal determines the ADC sampling rate |
| 18 | $V_{\text {RT }}$ | Top of reference resistor chain |
| 19, 25 | $\mathrm{AV}_{\text {cc }}$ | Analog supply pin |
| 20, 22, 24 | NC | Not connected |
| 21, 23 | $\mathrm{A}_{\text {IN }}$ | Analog input pin |
| 26 | $\mathrm{V}_{\text {RB }}$ | Bottom of reference resistor chain |
| 27 | $\mathrm{V}_{\text {RM }}$ | Midpoint of reference resistor - can be used for linearity adjustment |
| 28 | NMINV | Not Most significant bit INvert - inverts data bit $\mathrm{D}_{7}$ when taken low |

THERMAL CHARACTERISTICS

| Storage Temperature Range |  | $-65^{\circ} \mathrm{C}$ to | $+150^{\circ} \mathrm{C}$ |  |
| :--- | :--- | :--- | :--- | ---: |
| Maximum Junction Operating Temperature | $+175^{\circ} \mathrm{C}$ |  |  |  |
| Lead Temperature (soldering 60 seconds) | $300^{\circ} \mathrm{C}$ |  |  |  |
|  | DP | HP | DG |  |
| Junction to Ambient $\theta \mathrm{jA}$ | 55 | 57 | 44 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case $\theta \mathrm{jc}$ | 14 | 15 | 9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

RECOMMENDED OPERATING CONDITIONS

| Supply Voltage | $5 \mathrm{~V} \pm 0.25 \mathrm{~V}$ |
| :--- | ---: |
| Reference $\mathrm{V}_{\text {RT }}$ | $5 \mathrm{~V} \pm 0.1 \mathrm{~V}$ |
| Reference $\mathrm{V}_{\text {RB }}$ | $3 \mathrm{~V} \pm 0.1 \mathrm{~V}$ |
| AV $_{\text {cC }}$ to $D V_{c C}$ | $0 \mathrm{~V} \pm 50 \mathrm{mV}$ |
| Analog Input | $4 \mathrm{~V} \pm 1 \mathrm{~V}$ |

ELECTRICAL CHARACTERISTICS
These characteristics are guaranteed over the following conditions conditions (unless otherwise stated):
$\mathrm{V}_{\mathrm{cc}}=+5 \mathrm{~V} \pm 0.25 \mathrm{~V}, \mathrm{~T}_{\text {amb }}=25^{\circ} \mathrm{C}$
DC CHARACTERISTICS

| Characteristic | Symbol | Temp | Test level | Value. |  |  | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |  |
|  |  |  |  |  |  |  |  |  |
| Supply voltage | $\mathrm{AV}_{\mathrm{cc}} / \mathrm{DV}_{\mathrm{cc}}$ | Full | 4 | 4.75 |  | 5.25 | V | AGND/DGND $=0 \mathrm{~V}$ |
| Supply current | $\mathrm{I}_{\mathrm{cc}}$ | Full | 4 | 95 | 125 | 165 | mA |  |
|  |  | 25 | 1 | 105 | 125 | 150 | mA |  |
| Power dissipation | P | Full | 4 | 500 | 670 | 900 | mW |  |
| Analog Input |  | 25 | 1 | 540 | 670 | 830 | mW |  |
| Input range | A | Full | 4 | $\mathrm{V}_{8 B}$ |  |  | V |  |
| Input bias current | ${ }_{\text {IN }}^{\text {IN }}$ | Full | 4 | $60^{\text {RB }}$ | 150 | 500 | $\mu \mathrm{A}$ |  |
| 3dB bandwidth | $\mathrm{f}_{3 \mathrm{CdB}}^{\text {IN }}$ | 25 | 4 |  | 60 |  | MHz |  |
| Input capacitance Reference Ladder |  | 25 | 4 |  | 30 |  | pF |  |
| Ladder resistance | $\mathrm{R}_{\mathrm{D}}$ | Full | 4 | 50 | 90 | 145 | $\Omega$ |  |
|  |  | 25 | 1 | 75 | 100 | 125 | $\Omega$ |  |
| Ladder voltage (top) <br> Ladder voltage (bottom) | $V_{\text {RT }}$ | Full | 4 |  | 5.0 3.0 | $\mathrm{AV}_{\mathrm{cc}}+0.1$ | V | ) $\mathrm{V}_{\mathrm{RT}}>\mathrm{V}_{\mathrm{RB}}$ |
| Ladder offset (top) | $V^{\text {RB }}$ | Full 25 | 4 | 2.5 | 3.0 15 |  | V |  |
| Ladder offset (bottom) | $\mathrm{V}^{\text {RTO }}$ | 25 | 5 |  | 15 |  | mV |  |
| Ladder temp. coeff. | $\mathrm{R}_{\text {TC }}^{\text {RBO }}$ | Full | 5 |  | 0.33 |  | $\Omega /{ }^{\circ} \mathrm{C}$ |  |
|  |  |  |  |  |  |  |  |  |
| Logic '1' voltage |  | Full | 4 | 2.0 |  |  | V |  |
| Logic '0' voltage | $\mathrm{V}_{\text {IL }}^{\text {IL }}$ | Full | 4 |  |  | 0.8 | V |  |
| Logic '1' current | ${ }_{1+}^{1+}$ | Full | 4 |  |  | 350 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}$ |
| Logic '1' current | ${ }_{1+}^{1+}$ | Full | 4 |  |  | 75 | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {cc }}=\mathrm{MAX}$ |
|  |  |  |  |  |  |  |  |  |
| Logic '1' voltage | $\mathrm{V}_{\text {OH }}$ | Full | 4 | 2.4 |  |  | V |  |
|  |  | 25 | 1 | 2.4 |  |  | V | Into a standard |
| Logic 0 ' voltage | $\mathrm{V}_{\text {OL }}$ | Full | 4 |  |  | 0.4 | V | $\int$ LSTTL load |
|  |  |  |  |  |  |  |  |  |
| Differential non-linearity | DNL | Full | 4 |  | $\pm 0.5$ |  | LSB |  |
| Integral non-linearity |  | 25 | 4 |  | $\pm 0.5$ |  | LSB |  |
|  | INL | Full | 4 |  | $\pm 0.5$ |  | LSB |  |
|  |  | 25 | 4 |  | $\pm 0.5$ |  | LSB |  |

## AC CHARACTERISTICS

| Characteristic | Symbol | Temp | Test level | Value. |  |  | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |  |
| Clock min.high | $\mathrm{t}_{\text {PW/ }}$ | Full | 4 | 15 |  |  | ns |  |
| Clock min.low | $\mathrm{t}_{\text {pwo }}$ | Full | 4 | 15 |  |  | ns |  |
| Max. conversion rate | $\mathrm{f}_{\text {max }}$ | Full | 4 | 25 |  |  | MHz | $\mathrm{A}_{\text {IN }}$ at FS \& 12.5 MHz |
| Aperture delay | $t_{\text {AD }}$ | 25 | 5 |  | 3 |  | ns |  |
| Output data delay | $\mathrm{t}_{\mathrm{D}}$ | 25 | 4 |  |  | 25 | ns |  |
|  | $\mathrm{t}_{\mathrm{H}}$ | Full | 4 |  |  | 30 | ns | With standard |
| Output hold time |  | 25 | 4 | 5 |  |  | ns | $\int$ LSTLL load |
|  |  | Full | 4 | 5 |  |  | ns |  |
| Aperture Jitter |  | 25 | 5 |  | 50 |  | ps |  |
| Dynamic Performance Differential non-linearity Integral non-linearity S/N ratio | DNL <br> INL SNR |  |  | -0.85 | $\pm 0.5$ | $\begin{aligned} & +1 \\ & \pm 2 \end{aligned}$ |  | $\mathrm{f}_{\text {CLK }}=25 \mathrm{MHz}$ |
|  |  | 25 | 1 |  |  |  | LSB | $\mathrm{A}_{\text {IN }}$ at FS \& 1.019 MHz |
|  |  | 25 | 1 |  | $\pm 1$ |  | LSB | $\int \mathrm{A}_{\text {IN }} \mathrm{atFS} \& 1.019 \mathrm{MHz}$ |
|  |  | 25 | 1 |  | 45 |  | dB |  |
|  |  | Full | 4 |  | 44.5 |  | dB | $\mathrm{A}_{\text {IN }}=1.019 \mathrm{MHz}$ |
|  |  | 25 | 4 |  | 44.0 |  | dB | $\mathrm{A}_{\text {IN }}=2.438 \mathrm{MHz}$ |
|  |  | Full | 4 |  | 43.5 |  | dB | $\mathrm{A}_{\text {IN }}=2.438 \mathrm{MHz}$ |
|  |  | 25 | 4 |  | 43.5 |  | dB | $\mathrm{A}_{\text {IN }}=4.388 \mathrm{MHz}$ |
|  |  | Full | 4 |  | 43.0 |  | dB | $\mathrm{A}_{\text {IN }}=4.388 \mathrm{MHz}$ |
| Effective No. of bits | ENOB | 25 | 1 |  | 7.2 |  | bits | $\mathrm{A}_{\text {IN }}=1.019 \mathrm{MHz}$ |
|  |  |  | 4 |  | 7.1 |  | bits | $\mathrm{A}_{\text {IN }}^{\text {IN }}=2.438 \mathrm{MHz}$ |
|  |  |  | 4 |  | 7.0 |  | bits | $\mathrm{A}_{\text {IN }}^{\text {IN }}=4.388 \mathrm{MHz}$ |

## ELECTRICAL CHARACTERISTICS DEFINITIONS

## Analog Bandwidth

The analog input frequency, at which the spectral power of the fundamental frequency as determined by Fast Fourier Transform analysis, is 3 dB down on the DC level.

## Aperture Delay

The delay between the falling edge of the CONV signal and the instant at which the analog input is sampled.

## Aperture Jitter

The variation between successive samples of the aperture delay.

## Conversion Rate

The maximum rate at which the converter will run.

## Differential Non-Linearity (DNL)

The deviation of any code width from an ideal LSB step.

## Effective Number of Bits (ENOB)

This is a measure of the dynamic performance which is calculated from the following expression.:

$$
\mathrm{ENOB}=\frac{\mathrm{SNR}-1.76}{6.02}
$$

SNR is the signal-to-noise ratio, in decibels, at the test frequency.

## CONVERSION TIMING

Operation of the VP1058 requires that an external clock be applied to the CONV (convert) pin. This CONV signal synchronises the sampling, conversion, and output stages of the devices as shown in the timing diagram (Fig.3).

The analog input is sampled when the comparator array is latched after a rising edge on the CONV pin. This rising edge also causes the result of the previous sample to be transferred to the outputs. Data at the outputs is latched at the same time as the 255 to 8 encoding of the current sample. Both these operations are performed on the falling edge of the CONV signal. This results in a 'pipeline' delay which means that the

## Integral Non-Linearity (INL)

The deviation of the centre of each code from a reference line which has been determined by a least squares curve fit.

## Output Data Delay

The delay between the $50 \%$ point of the rising edge of the CONV signal and the $50 \%$ point of any data output change.

## Reference Ladder Offset

The voltage error at the ends of the resistor chain caused by the lead frame and bond wire.

## Signal-to-Noise Ratio (SNR)

The ratio of the RMS signal amplitude to the RMS value of 'noise' which is defined as the sum of all other spectral components including harmonics but excluding DC with a full scale analog input signal.

## Test Levels

Level 1-100\% production tested
Level $2-100 \%$ production tested at $25^{\circ} \mathrm{C}$ and sample tested at specified temperatures
Level 3 - Sample tested only
Level 4 -Parameter is guaranteed by design and characteristics testing
Level 5 - Parameter is a typical value only
digital result of sample ' N ' is available for acquisition by external circuitry whilst sample ' $\mathrm{N}+2$ ' is being taken.

The time interval between a rising edge on the CONV pin and the comparators latching is the aperture delay time ( $\mathrm{t}_{\mathrm{AD}}$ ). This time may be subject to small variations mainly due to temperature and component matching. The short term uncertainty in the aperture delay time is specified by the aperture jitter (or aperture error). Output data becomes valid after $t_{D}$ (output data delay). Data remains valid for at least $t_{\text {но }}$ (output hold time) after the rising edge of the CONV pin.


Fig. 3 Timing diagram

## GENERAL CIRCUIT DESCRIPTION

The VP1058 employs a 'flash' architecture consisting of a reference resistor chain, an array of 256 comparators, encoding logic, and a full 8-bit D-type output latch. The 255 reference levels generated by the resistor chain are compared with the analog input signal by the comparator array. This produces a thermometer code which the encoding logic coverts into an 8-bit word. The D-type latch accepts this data and holds the outputs until the next conversion. The format of the output data is determined by the NLINV and NMINV control lines.

## Analog Input

The maximum amplitude and offset of the input is defined by the setting of the two reference voltages $V_{R B}$ and $V_{R T}$. $A$ signal outside this range will cause the output to be either fullscale positive or full-scale negative, depending on whether the signal is off scale in the positive or negative direction.

For optimum performance, the input signal should be biased at +4.0 V with a 2 V peak-to-peak amplitude. The necessary gain, offset and low impedance drive required for the input signal can be provided by use of a high slew rate ADC driver.

## Reference Voltage

The reference chain between pins $V_{R B}$ and $V_{R T}$ is formed of 256 series resistors and has a total resistance of approximately $90 \Omega$. A mid-reference pin, $\mathrm{V}_{\mathrm{RM}}$, is provided for precise setting of the integral linearity, although adjustment is not necessary to meet the data sheet specification.

The VP1058 will convert analog signals in the range $\mathrm{V}_{\mathrm{RB}} \leq$ $A_{I N} \leq V_{R T}$, where $V_{R B}$ and $V_{R T}$ are in the range $+3 V$ to $+5 V$. (The design of the VP1058 has been optimised for VRB $=3 \mathrm{~V}$ and $\mathrm{VRT}=5 \mathrm{~V}$ ). All reference pins should be adequately decoupled close to the device.

## Output Format

The output data format is controlled by the logic levels at the NLINV and NMINV pins as shown on the output coding table. These inputs are active low and may be tied to $D V_{c c}$ for logic ' 1 ' or DGND for logic '0'. Both inputs are considered DC controls and as such should only be altered while the converter is in the steady state.


Fig. 4 Analog input

Fig. 5 TTL output stage

| Code | Input voltage |  | Binary |  | Offset 2s' complement |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | True | Inverted | True | Inverted |
|  | 20.V Full Scale 7.8431 mV Step | 2.048V Full Scale 8.0 mV Step | $\begin{aligned} & \hline \text { NMINV }=1 \\ & \text { NLINV }=1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & \hline \end{aligned}$ |
| 000 | 5.0 V | 5.0 V | 00000000 | 11111111 | 10000000 | 01111111 |
| 001 | 4.9922 V | 4.9922 V | 00000001 | 11111110 | 10000001 | 01111110 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | - |
| 127 | 4.0039 V | 3.9840 V | 01111111 | 10000000 | 11111111 | 00000000 |
| 128 | 3.9961 V | 3.9760 V | 10000000 | 01111111 | 00000000 | 11111111 |
| 129 | 3.9882 V | 3.9680 V | 10000001 | 01111110 | 00000001 | 11111110 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | - |
| 254 | 3.0079 V | 2.9680 V | 11111110 | 00000001 | 01111110 | 10000001 |
| 255 | 3.0 V | 2.960 V | 11111111 | 00000000 | 01111111 | 10000000 |

Table 1 Output coding

## VP1058

## APPLICATION NOTES

As with all high speed analog-to-digital converters, careful consideration must be given to circuit layout. The best performance from the VP1058 can be achieved by use of separate analog and digital ground planes. Ideally these should be connected at a point close to the device. This will reduce the amount of digital switching noise fed back into the analog section of the converter, so aiding device performance.

Supply line decoupling is important when dealing with mixed analog and digital signals, as they can provide a feedback path from the digital output currents. Therefore, the VP1058 should be decoupled close to the device supply pins with good quality high frequency, low inductance capacitors. Due to the high clock rates, long clock lines to the device should be avoided to reduce noise pick up.

A typical applications circuit is shown below. The analog input amplifier should be a wideband, high slew rate op-amp used to drive the input directly. A stable reference is needed for both input offset and gain control (e.g. REF12Z micropower voltage reference as shown in Fig.6). Both analog input pins should be connected close to the device with the input amplifiers feedback loop closed at the point. The reference inputs should be adequately decoupled to ground so as to limit the effects of system noise on conversion accuracy. A capacitor at the mid-reference point (as shown) may be useful in correcting any inherent reference ladder skew.

The circuit will accept a 1 V p-p video signal and level shift and multiply it to provide the recommended 2 V p-p signal to drive the VP1058.


Fig. 6 Typical applications circuit

HEADQUARTERS OPERATIONS GEC PLESSEY SEMICONDUCTORS

CUSTOMER SERVICE CENTRES

- FRANCE \& BENELUX Les Ulis Cedex Tel: (1) 64462345 Fax : (1) 64460607

Cheney Manor, Swindon,

- GERMANY Munich Tel: (089) 3609 06-0 Fax : (089) 3609 06-55

Wiltshire SN2 2QW, United Kingdom.

- ITALY Milan Tel: (02) 66040867 Fax: (02) 66040993
- JAPAN Tokyo Tel: (03) 5276-5501 Fax: (03) 5276-5510
- NORTH AMERICA Scotts Valley, USA Tel (408) 4382900 Fax: (408) 4387023.
- SOUTH EAST ASIA Singapore Tel: (65) 3827708 Fax: (65) 3828872
- SWEDEN Stockholm Tel: 4687029770 Fax: 4686404736
- TAIWAN, ROC Taipei Tel: 8862 5461260. Fax: 88627190260
- UK, EIRE, DENMARK, FINLAND \& NORWAY Swindon Tel: (0793) 518510 Fax : (0793) 518582
These are supported by Agents and Distributors in major countries world-wide. © GEC Plessey Semiconductors 1994 Publication No. DS3003 Issue No. 3.0 June 1994
TECHNICAL DOCUMENTATION - NOT FOR RESALE. PRINTED IN UNITED KINGDOM.

GEC PLESSEY SEMICONDUCTORS
P.O. Box 660017

1500 Green Hills Road,
Scotts Valley, California 95067-0017, United States of America.
Tel: (408) 4382900
Fax: (408) 4385576

## For more information about all Zarlink products visit our Web Site at

 www.zarlink.comInformation relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's $I^{2} \mathrm{C}$ components conveys a licence under the Philips $\mathrm{I}^{2} \mathrm{C}$ Patent rights to use these components in and $\mathrm{I}^{2} \mathrm{C}$ System, provided that the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright Zarlink Semiconductor Inc. All Rights Reserved.

