## DESCRIPTION

The IR3087 Phase IC combined with an IR XPhase ${ }^{\text {TM }}$ Control IC provides a full featured and flexible way to implement power solutions for the latest high performance CPUs and ASICs. The "Control" IC provides overall system control and interfaces with any number of "Phase" ICs which each drive and monitor a single phase of a multiphase converter. The XPhase ${ }^{T M}$ architecture results in a power supply that is smaller, less expensive, and easier to design while providing higher efficiency than conventional approaches.
The IR3087 with Opti-Phase ${ }^{\text {TM }}$ is intended for applications demanding increased efficiency under medium to light load conditions. Both gate drivers will drive low at a programmable output current threshold. This effectively disconnects the phase from the load eliminating power losses due to switching and circulating currents.

## FEATURES

- 2.5A Average Gate Drive Current
- Loss-Less Inductor Current Sense
- Internal Inductor DCR Temperature Compensation
- Programmable Phase Delay
- Programmable Feed-Forward Voltage Mode PWM Ramp
- Sub 100ns Minimum Pulse Width supports 1 MHz per-phase operation
- Current Sense Amplifier drives a single wire Average Current Share Bus
- Current Share Amplifier reduces PWM Ramp slope to ensure sharing between phases
- Body Braking ${ }^{\text {TM }}$ disables Synchronous MOSFET for improved transient response and prevents negative output voltage at converter turn-off
- Opti-Phase ${ }^{\text {TM }}$ reduces the number of phases for improved light to medium load efficiency
- OVP comparator with 150ns response
- Programmable Phase Over-Temperature Detection
- Small thermally enhanced 20L MLPQ package


## APPLICATION CIRCUIT

5 Wire Analog Bus From Control IC


## ORDERING INFORMATION

| Device | Order Quantity |
| :---: | :---: |
| IR3087MTRPbF | 3000 per reel |
| IR3087MPbF | 100 piece strips |

## ABSOLUTE MAXIMUM RATINGS

Operating Junction Temperature. $150^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
ESD Rating.
HBM Class 1C JEDEC standard

| PIN \# | PIN NAME | $\mathrm{V}_{\text {MAX }}$ | $\mathrm{V}_{\text {MIN }}$ | Isource | $\mathrm{I}_{\text {IINK }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | RMPIN+ | 20 V | -0.3V | 1 mA | 1 mA |
| 2 | RMPIN- | 20 V | -0.3V | 1 mA | 1 mA |
| 3 | HOTSET | 20 V | -0.3V | 1 mA | 1 mA |
| 4 | VRHOT | 20 V | -0.3V | 1 mA | 30 mA |
| 5 | ISHARE | 20 V | -0.3V | 5 mA | 5 mA |
| 6 | SCOMP | 20 V | -0.3V | 1 mA | 1 mA |
| 7 | EAIN | 20 V | -0.3V | 1 mA | 1 mA |
| 8 | PWMRMP | 20 V | -0.3V | 1 mA | 20 mA |
| 9 | LGND | n/a | n/a | 50 mA | n/a |
| 10 | VCC | 24V | -0.3V | $\mathrm{n} / \mathrm{a}$ | 50mA |
| 11 | VCCL | 27 V | -0.3V | n/a | 3A for 100ns, 200 mA DC |
| 12 | GATEL | 27V | $\begin{gathered} -0.3 \mathrm{~V} \text { DC, }-2 \mathrm{~V} \text { for } \\ 100 \mathrm{~ns} \end{gathered}$ | 3A for 100ns, 200 mA DC | 3A for 100ns, 200 mA DC |
| 13 | PGND | 0.3 V | -0.3V | 3A for 100ns, 200 mA DC | n/a |
| 14 | GATEH | 30 V | $\begin{gathered} -0.3 \mathrm{~V} D,-2 \mathrm{~V} \text { for } \\ 100 \mathrm{~s} \end{gathered}$ | 3A for 100ns, 200 mADC | 3A for 100ns, 200 mA DC |
| 15 | VCCH | 30V | -0.3V | n/a | 3A for 100ns, 200 mA DC |
| 16 | CSIN+ | 20 V | -0.3V | 1 mA | 1 mA |
| 17 | CSIN- | 20 V | -0.3V | 1 mA | 1 mA |
| 18 | OPTIPHS | 20 V | -0.3V | 1 mA | 1 mA |
| 19 | DACIN | 20 V | -0.3V | 1 mA | 1 mA |
| 20 | BIASIN | 20 V | -0.3V | 1 mA | 1 mA |

IR3087PBF

## ELECTRICAL SPECIFICATIONS

Unless otherwise specified, these specifications apply over: $8.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 21 \mathrm{~V}, 6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CCH}} \leq 28 \mathrm{~V}$, $6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CCL}}$ $\leq 14 \mathrm{~V}$, and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}, \mathrm{C}_{\text {GATEH }}=3.3 \mathrm{nF}, \mathrm{C}_{\text {GATEL }}=6.8 \mathrm{nF}$

| PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gate Drivers |  |  |  |  |  |
| GATEH Rise Time | $\mathrm{VCCH}=12 \mathrm{~V}$, Measure 2 V to 9 V transition time |  | 22 | 50 | ns |
| GATEH Fall Time | $\mathrm{VCCH}=12 \mathrm{~V}$, Measure 9 V to 2 V transition time |  | 22 | 50 | ns |
| GATEL Rise Time | $\begin{aligned} & \mathrm{VCCL}=12 \mathrm{~V} \text {, Measure } 2 \mathrm{~V} \text { to } 9 \mathrm{~V} \\ & \text { transition time } \end{aligned}$ |  | 50 | 75 | ns |
| GATEL Fall Time | VCCL $=12 \mathrm{~V}$, Measure 9 V to 2 V transition time |  | 50 | 75 | ns |
| GATEL low to GATEH high delay | $\mathrm{VCCH}=\mathrm{VCCL}=12 \mathrm{~V}$, Measure the time from GATEL falling to 1 V to GATEH rising to 1 V | 10 | 25 | 50 | ns |
| GATEH Iow to GATEL high delay | $\mathrm{VCCH}=\mathrm{VCCL}=12 \mathrm{~V}$, Measure the time from GATEH falling to 1 V to GATEL rising to 1 V | 10 | 25 | 50 | ns |
| Disable Pull-Down Current | $\begin{aligned} & \text { Force GATEH or GATEL }=2 \mathrm{~V} \text { with } \\ & \text { BIASIN }=0 \mathrm{~V} \end{aligned}$ | 15 | 25 | 40 | $\mu \mathrm{A}$ |
| Current Sense Amplifier |  |  |  |  |  |
| CSIN+ Bias Current |  | -0.5 | -0.25 | 0 | $\mu \mathrm{A}$ |
| CSIN- Bias Current |  | -1 | -0.4 | 0 | $\mu \mathrm{A}$ |
| Input Offset Voltage | CSIN+ = CSIN- = DACIN. Measure input referred offset from DACIN | -3 | 0.5 | 5 | mV |
| Gain at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 32 | 34 | 36 | V/V |
| Gain at $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  | 27 | 29 | 31 | V/V |
| Slew Rate | Current Sense Amplifier output is an internal node. Slew rate at the ISHARE pin will be set by the internal $10 \mathrm{k} \Omega$ resistor and any stray external capacitance |  | 12.5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| Differential Input Range |  | -20 |  | 100 | mV |
| Common Mode Input Range |  | 0 |  | 4 | V |
| Rout at $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 7.9 | 10.5 | 13.1 | k $\Omega$ |
| Rout at $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  | 9.3 | 12.4 | 15.5 | k $\Omega$ |
| Ramp Discharge Clamp |  |  |  |  |  |
| Clamp Voltage | $\begin{array}{\|l} \hline \text { Force I(PWMRMP })=500 \mu A . \text { Measure } \\ \mathrm{V}(\text { PWMRMP })-\mathrm{V}(\text { DACIN }) \end{array}$ | -10 | 5 | 20 | mV |
| Clamp Discharge Current |  | 4 | 8 |  | mA |

International
IOR Rectifier

| PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ramp Comparator |  |  |  |  |  |
| Input Offset Voltage |  | 20 | 40 | 80 | mV |
| Hysteresis | Note 1 | -10 | 0 | 10 | mV |
| RMPIN+, RMPIN- Bias Current |  | -1 | 0 | 1 | $\mu \mathrm{A}$ |
| Propagation Delay | $\mathrm{VCCH}=12 \mathrm{~V}$. Measure time from RMPIN input ( 50 mV overdrive) to GATEL transition to $<11 \mathrm{~V}$. | 100 | 150 | 240 | ns |
| PWM Comparator |  |  |  |  |  |
| PWM Comparator Input Offset Voltage |  | -5 | 5 | 15 | mV |
| EAIN \& PWMRMP Bias Current | Clamp and Current Share Adjust OFF | -1 | -0.4 | 1 | $\mu \mathrm{A}$ |
| Propagation Delay | $\mathrm{VCCH}=12 \mathrm{~V}$. Measure time from PWMRMP input ( 50 mV overdrive) to GATEH transition to $<11 \mathrm{~V}$. |  | 70 | 150 | ns |
| Common Mode Input Range | Exceeding the Common Mode input range results in 100\% duty cycle |  |  | 5 | V |
| Share Adjust Error Amplifier |  |  |  |  |  |
| Input Offset Voltage |  | 10 | 20 | 30 | mV |
| Input Voltage Range | EAIN - PWMRMP, Note 1 | -3.5 |  | 3.5 | V |
| PWMRMP Adjust Current |  | 4 | 8 |  | mA |
| Transconductance | $\mathrm{l}(\mathrm{PWMRMP})=3.5 \mathrm{~mA}$, Note 1 | 0.9 | 1.6 | 2.3 | A/V |
| SCOMP Source/Sink Current | Note 1 | 20 | 30 | 40 | $\mu \mathrm{A}$ |
| SCOMP Activation Voltage | Amount SCOMP must increase from its minimum voltage until the Ramp Slope Adjust current equals $=10 \mu \mathrm{~A}$ | 60 | 150 | 300 | mV |
| PWMRMP Min Voltage | $\mathrm{I}(\mathrm{PWMRMP})=500 \mu \mathrm{~A}$ | 150 | 225 | 350 | mV |
| 0\% Duty Cycle Comparator |  |  |  |  |  |
| Threshold Voltage | Compare to V(DACIN) | 86 | 88 | 92 | \% |
| Propagation Delay | VCCL $=12 \mathrm{~V}$. Measure time from EAIN $<0.9 \times \mathrm{V}(\mathrm{DACIN})(200 \mathrm{mV}$ overdrive) to GATEL transition to $<11 \mathrm{~V}$. Note 1. |  | 100 | 150 | ns |
| Opti-Phase ${ }^{\text {TM }}$ Comparator |  |  |  |  |  |
| Threshold Voltage | VDACIN $=0.8 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=0.25 \mathrm{~V}$ | -5 | 35 | 75 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=0.8 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=1.0 \mathrm{~V}$ | -55 | 10 | 90 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=0.8 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=2.0 \mathrm{~V}$ | -135 | -25 | 105 | mV |
| Threshold Voltage | VDACIN $=1.2 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=0.25 \mathrm{~V}$ | -10 | 45 | 90 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=1.2 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=1.0 \mathrm{~V}$ | -55 | 25 | 105 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=1.2 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=2.0 \mathrm{~V}$ | -130 | 0 | 135 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=1.6 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=0.25 \mathrm{~V}$ | -15 | 50 | 115 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=1.6 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=1.0 \mathrm{~V}$ | -50 | 40 | 120 | mV |
| Threshold Voltage | $\mathrm{VDACIN}=1.6 \mathrm{~V}, \mathrm{~V}(\mathrm{OPTIPHS})=2.0 \mathrm{~V}$ | -125 | 10 | 155 | mV |
| Propagation Delay |  |  | 200 |  | ns |
| OPTIPHS Bias Current |  | -1 | -0.2 | 1 | $\mu \mathrm{A}$ |
| Disable Comparator Threshold | V(BIASIN) - V(OPTIPHS) | 100 | 400 | 750 | mV |

International
IOR Rectifier
IR3087PBF

| PARAMETER | TEST CONDITION |  |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OVP Comparator |  |  |  |  |  |  |  |
| Threshold Voltage | Compare to V(DACIN) |  |  | 100 | 125 | 160 | mV |
| Propagation Delay | $\mathrm{VCCL}=12 \mathrm{~V}$. Measure time from CSIN $>$ V(DACIN) (200mV overdrive) to GATEL transition to $<11 \mathrm{~V}$. |  |  |  | 150 | 250 | ns |
| General |  |  |  |  |  |  |  |
| VCC Supply Current |  |  |  |  | 10 | 14 | mA |
| VCCL Supply Current |  |  |  |  | 2.5 | 5 | mA |
| VCCH Supply Current | $4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CCH}} \leq 14 \mathrm{~V}$ |  |  |  | 5.5 | 8 | mA |
|  | $14 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CCH}} \leq 28 \mathrm{~V}$ |  |  |  | 6.5 | 10 | mA |
| BIASIN Bias Current |  |  |  | -5 | -2.5 | 2 | $\mu \mathrm{A}$ |
| DACIN Bias Current |  |  |  | -2 | -1 | 1 | $\mu \mathrm{A}$ |
| VRHOT Comparator |  |  |  |  |  |  |  |
| HOTSET Bias Current |  |  |  | -6 | -4 | -2 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{I}(\mathrm{VRHOT})=29 \mathrm{~mA}$ |  |  |  | 300 | 400 | mV |
| VRHOT Leakage Current | $\mathrm{V}(\mathrm{VRHOT})=5.5 \mathrm{~V}$ |  |  |  | 0 | 10 | $\mu \mathrm{A}$ |
| Threshold Hysteresis | $\mathrm{T}_{\mathrm{J}} \geq 85^{\circ} \mathrm{C}$ |  |  | 3.0 | 7.0 | 11.0 | C |
|  |  | MIN | TYP |  | MAX |  |  |
| Threshold Voltage | $\mathrm{T}_{J} \geq 85^{\circ} \mathrm{C}$ | $\begin{gathered} 4.73 \mathrm{mV} /{ }^{\circ} \mathrm{C} \times \mathrm{T}_{\mathrm{J}} \\ +1.36 \mathrm{~V} \\ \hline \end{gathered}$ |  |  |  | $\begin{aligned} & \overline{l^{\circ} \mathrm{Cx} x} \\ & 56 \mathrm{~V} \end{aligned}$ | V |

Note 1: Guaranteed by design, but not tested in production

## PIN DESCRIPTION

| PIN\# | PIN SYMBOL | PIN DESCRIPTION |
| :---: | :---: | :---: |
| 1 | RMPIN+ | Non-inverting input to Ramp Comparator |
| 2 | RMPIN- | Inverting input to Ramp Comparator |
| 3 | HOTSET | Inverting input to VRHOT comparator. Connect resistor divider from VBIAS to LGND to program VRHOT threshold. Diode or thermistor may be substituted for lower resistor for enhanced/remote temperature sensing. |
| 4 | VRHOT | Open Collector output of the VRHOT comparator which drives low if IC junction temperature exceeds the user programmable limit. Connect external pull-up. |
| 5 | ISHARE | Output of the Current Sense Amplifier and input to the Share Adjust Error Amplifier. Voltage on this pin is equal to $\mathrm{V}(\mathrm{DACIN})+34^{*}[\mathrm{~V}(\mathrm{CSIN}+)-\mathrm{V}(\mathrm{CSIN}-)]$. Connecting ISHARE pins together creates a Share Bus enabling current sharing between Phase ICs. The Share bus is also used by the Control IC for voltage positioning and OverCurrent protection. |
| 6 | SCOMP | Compensation for the Current Share control loop. Connect a capacitor to ground to set the control loop's bandwidth. |
| 7 | EAIN | PWM comparator input from the error amplifier output of Control IC. Both Gate Driver outputs drive low if the voltage on this pin is less than $88 \%$ of V (DACIN). |
| 8 | PWMRMP | PWM comparator ramp input. Connect a resistor from this pin to the converter input voltage and a capacitor to LGND to program the PWM ramp. |
| 9 | LGND | Signal ground and IC substrate connection |
| 10 | VCC | Power for internal circuitry |
| 11 | VCCL | Power for Low-Side Gate Driver |
| 12 | GATEL | Low-Side Gate Driver Output and input to GATEH non-overlap comparator |
| 13 | PGND | Return for Gate Drivers |
| 14 | GATEH | High-Side Gate Driver Output and input to GATEL non-overlap comparator |
| 15 | VCCH | Power for High-Side Gate Driver |
| 16 | CSIN+ | Non-inverting input to the Current Sense Amplifier |
| 17 | CSIN- | Inverting input to the Current Sense Amplifier and non-inverting input to the OVP comparator |
| 18 | OPTIPHS | Input to the Opti-Phase ${ }^{\text {TM }}$ Comparator. If the voltage on this pin exceeds the voltage on the ISHARE pin minus the voltage on the DACIN pin the GATEX pins will drive low. Connect external resistor divider to BIASIN, OPTIPHS and LGND to program, or connect to BIASIN to disable. |
| 19 | DACIN | Reference voltage input from the Control IC and also inverting input to the OVP comparator. Current sensing and PWM operation referenced to this pin. |
| 20 | BIASIN | System reference voltage for internal circuitry |

## SYSTEM THEORY OF OPERATION

## XPhase ${ }^{\text {TM }}$ Architecture

The XPhase ${ }^{\text {TM }}$ architecture is designed for multiphase interleaved buck converters which are used in applications requiring small size, design flexibility, low voltage, high current and fast transient response. The architecture can control converters of any phase number where flexibility facilitates the design trade-off of multiphase converters. The scalable architecture can be applied to other applications which require high current or multiple output voltages.

As shown in Figure 1, the XPhase ${ }^{\mathrm{TM}}$ architecture consists of a Control IC and a scalable array of phase converters each using a single Phase IC. The Control IC communicates with the Phase ICs through a 5-wire analog bus, i.e. bias voltage, phase timing, average current, error amplifier output, and VID voltage. The Control IC incorporates all the system functions, i.e. VID, PWM ramp oscillator, error amplifier, bias voltage, and fault protections etc. The Phase IC implements the functions required by the converter of each phase, i.e. the gate drivers, PWM comparator and latch, over-voltage protection, and current sensing and sharing.

There is no unused or redundant silicon with the $X P h a s e^{T M}$ architecture compared to others such as a 4 phase controller that can be configured for 2, 3, or 4 phase operation. PCB Layout is easier since the 5 wire bus eliminates the need for point-to-point wiring between the Control IC and each Phase. The critical gate drive and current sense connections are short and local to the Phase ICs. This improves the PCB layout by lowering the parasitic inductance of the gate drive circuits and reducing the noise of the current sense signal.


Figure 1. System Block Diagram

## PWM Control Method

The PWM block diagram of the XPhase ${ }^{T M}$ architecture is shown in Figure 2. Feed-forward voltage mode control with trailing edge modulation is used. A high-gain wide-bandwidth voltage type error amplifier in the Control IC is used for the voltage control loop. An external RC circuit connected to the input voltage and ground is used to program the slope of the PWM ramp and to provide the feed-forward control at each phase. The PWM ramp slope will change with the input voltage and automatically compensate for changes in the input voltage. The input voltage can change due to variations in the silver box output voltage or due to the wire and PCB-trace voltage drop related to changes in load current.


Figure 2. PWM Block Diagram

## Frequency and Phase Timing Control

An oscillator with programmable frequency is located in the Control IC. The output of the oscillator is a $50 \%$ duty cycle triangle waveform with peak and valley voltages of approximately 4.6 V and 0.9 V respectively. This signal is used to program both the switching frequency and phase timing of the Phase ICs. The Phase IC is programmed by resistor divider RPHS1 and RPHS2 connected between the VBIAS reference voltage and the Phase IC LGND pin. A comparator in the Phase ICs detects the crossing of the oscillator waveform over the voltage generated by the resistor divider and triggers a clock pulse that starts the PWM cycle. The peak and valley voltages track the VBIAS voltage reducing potential Phase IC timing errors. Figure 3 shows the Phase timing for an 8 phase converter. Note that both slopes of the triangle waveform can be used for phase timing by swapping the RMPIN+ and RMPIN- pins, as shown in Figure 2.


Figure 3. 8 Phase Oscillator Waveforms

## PWM Operation

The PWM comparator is located in the Phase IC. Upon receiving a clock pulse, the PWM latch is set; the PWMRMP voltage begins to increase; the low side driver is turned off, and the high side driver is then turned on after the nonoverlap time. When the PWMRMP voltage exceeds the Error Amplifier's output voltage, the PWM latch is reset. This turns off the high side driver and then turns on the low side driver after the non-overlap time; it activates the Ramp Discharge Clamp, which quickly discharges the PWMRMP capacitor to the VDAC voltage of the Control IC until the next clock pulse.

The PWM latch is reset dominant allowing all phases to go to zero duty cycle within a few tens of nanoseconds in response to a load step decrease. Phases can overlap and go to $100 \%$ duty cycle in response to a load step increase with turn-on gated by the clock pulses. An Error Amplifier output voltage greater than the common mode input range of the PWM comparator results in $100 \%$ duty cycle regardless of the voltage of the PWM ramp. This arrangement guarantees the Error Amplifier is always in control and can demand 0 to $100 \%$ duty cycle as required. It also favors response to a load step decrease which is appropriate given the low output to input voltage ratio of most systems. The inductor current will increase much more rapidly than decrease in response to load transients.

This control method is designed to provide "single cycle transient response" where the inductor current changes in response to load transients within a single switching cycle maximizing the effectiveness of the power train and minimizing the output capacitor requirements. An additional advantage is that differences in ground or input voltage at the phases have no effect on operation since the PWM ramps are referenced to VDAC.

Figure 4 depicts PWM operating waveforms under various conditions.


Figure 4. PWM Operating Waveforms

## Body Braking ${ }^{\text {TM }}$

In a conventional synchronous buck converter, the minimum time required to reduce the current in the inductor in response to a load step decrease is;

$$
T_{S L E W}=\frac{L^{*}\left(I_{M A X}-I_{M I N}\right)}{V_{O}}
$$

The slew rate of the inductor current can be significantly increased by turning off the synchronous rectifier in response to a load step decrease. The switch node voltage is then forced to decrease until conduction of the synchronous rectifier's body diode occurs. This increases the voltage across the inductor from Vout to Vout + $\mathrm{V}_{\text {bodydiode. }}$ The minimum time required to reduce the current in the inductor in response to a load transient decrease is now;

$$
T_{\text {SLEW }}=\frac{L^{*}\left(I_{M A X}-I_{M I N}\right)}{V_{O}+V_{B O D Y D I O D E}}
$$

Since the voltage drop in the body diode is often higher than output voltage, the inductor current slew rate can be increased by 2 X or more. This patent pending technique is referred to as "body braking" and is accomplished through the "0\% Duty Cycle Comparator" located in the Phase IC. If the Error Amplifier's output voltage drops below $88 \%$ of the VDAC voltage this comparator turns off the low side gate driver.

## Lossless Average Inductor Current Sensing

Inductor current can be sensed by connecting a resistor and a capacitor in parallel with the inductor and measuring the voltage across the capacitor, as shown in Figure 5. The equation of the sensing network is,

$$
v_{C}(s)=v_{L}(s) \frac{1}{1+s R_{C S} C_{C S}}=i_{L}(s) \frac{R_{L}+s L}{1+s R_{C S} C_{C S}}
$$

Usually the resistor Rcs and capacitor Ccs are chosen so that the time constant of Rcs and Ccs equals the time constant of the inductor which is the inductance $L$ over the inductor DCR (RL). If the two time constants match, the voltage across Ccs is proportional to the current through L, and the sense circuit can be treated as if only a sense resistor with the value of RL was used. The mismatch of the time constants does not affect the measurement of inductor DC current, but affects the AC component of the inductor current.


Figure 5. Inductor Current Sensing and Current Sense Amplifier

The advantage of sensing the inductor current versus high side or low side sensing is that actual output current being delivered to the load is obtained rather than peak or sampled information about the switch currents. The output voltage can be positioned to meet a load line based on real time information. Except for a sense resistor in series with inductor, this is the only sense method that can support a single cycle transient response. Other methods provide no information during either load increase (low side sensing) or load decrease (high side sensing).

An additional problem associated with peak or valley current mode control for voltage positioning is that they suffer from peak-to-average errors. These errors will show in many ways but one example is the effect of frequency variation. If the frequency of a particular unit is $10 \%$ low, the peak to peak inductor current will be $10 \%$ larger and the output impedance of the converter will drop by about $10 \%$. Variations in inductance, current sense amplifier bandwidth, PWM prop delay, any added slope compensation, input voltage, and output voltage are all additional sources of peak-to-average errors.

## Current Sense Amplifier

This is a high speed differential current sense amplifier, as shown in Figure 5. Its gain decreases with increasing temperature and is nominally 34 at $25^{\circ} \mathrm{C}$ and 29 at $125^{\circ} \mathrm{C}\left(-1470 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$. This reduction of gain tends to compensate the $3850 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ increase in inductor DCR. Since in most designs the Phase IC junction is hotter than the inductor these two effects tend to cancel such that no additional temperature compensation of the load line is required.

The current sense amplifier can accept positive differential input up to 100 mV and negative up to -20 mV before clipping. The output of the current sense amplifier is summed with the DAC voltage and sent to the Control IC and other Phases through an on-chip 10K $\Omega$ resistor connected to the ISHARE pin. The ISHARE pins of all the phases are tied together and the voltage on the share bus represents the average current being delivered to the load and is used by the Control IC for voltage positioning and current limit protection.

## Average Current Share Loop

Current sharing between phases of the converter is achieved by the average current share loop in each Phase IC. The output of the current sense amplifier is compared with the share bus less a 20 mV offset. If current in a phase is smaller than the average current, the share adjust error amplifier of the phase will activate a current source that reduces the slope of its PWM ramp thereby increasing its duty cycle and output current. The crossover frequency of the current share loop can be programmed with a capacitor at the SCOMP pin so that the share loop does not interact with the output voltage loop.

## IR3087 THEORY OF OPERATION

## Block Diagram

The Block diagram of the IR3087 is shown in Figure 6, and specific features are discussed in the following sections.


Figure 6. IR3087 Block Diagram

## Tri-State Gate Drivers

The gate drivers can deliver up to 3A peak current. An adaptive non-overlap circuit monitors the voltage on the GATEH and GATEL pins to prevent MOSFET shoot-through current while minimizing body diode conduction.

An Enable signal is provided by the Control IC to the Phase IC without the addition of a dedicated signal line. The Error Amplifier output of the Control IC drives low in response to any fault condition such as input under voltage or output overload. The IR3087 0\% duty cycle comparator detects this and drives both gate outputs low. This tri-state operation prevents negative inductor current and negative output voltage during power-down.

The Gate Drivers revert to a high impedance "off" state if VCCL and VCCH supply voltages are below the normal operating range. An $80 \mathrm{k} \Omega$ resistor is connected across the GATEH/GATEL and PGND pins to prevent the GATEH/GATEL voltage from rising due to leakage or other cause under these conditions.

## Over Voltage Protection (OVP)

The IR3087 includes over-voltage protection that turns on the low side MOSFET to protect the load in the event of a shorted high-side MOSFET or connection of the converter output to an excessive output voltage. A comparator monitors the voltage at the CSIN- pin which is usually connected directly to the converter output. If the voltage exceeds the DACIN voltage plus 125 mV typical ( 100 mV minimum and 160 mV maximum), the GATEL pin drives high. The OVP circuit overrides the normal PWM operation and will fully turn-on the low side MOSFET within approximately 150ns. The low side MOSFET will remain ON until the over-voltage condition ceases.

When designing for OVP the overall system must be considered. In many cases the over-current protection of the AC-DC or DC-DC converter supplying the multiphase converter will be triggered thus providing effective protection without damage as long as all PCB traces and components are sized to handle the worst-case maximum current. If this is not possible a fuse can be added in the input supply to the multiphase converter. One scenario to be careful of is where the input voltage to the multiphase converter may be pulled below the level where the ICs can provide adequate voltage to the low side MOSFET thus defeating OVP.

Dynamic changes in the VID code to a lower output voltage may trigger OVP. For example; a 250 mV decrease in output voltage combined with a light load condition will cause the low side MOSFETs to turn on and interfere with Body Braking ${ }^{\top \mathrm{M}}$. This will not cause a problem, however, as Body Braking ${ }^{\text {TM }}$ will resume once the output voltage is less than 125 mV above the VID voltage.

Since CSIN- pin is also used as the inductor current sensing input, it is usually connected to the local converter output, which may be far away from the load of the multiphase converter. Excessive distribution impedance between the converter and load may trigger OVP during normal operation. If the voltage drop across the distribution impedance exceeds the minimum OVP comparator threshold of 100 mV plus VID offset and voltage positioning, the IR3087 can not be used. The IR3088A Phase IC without OVP should be used instead in applications with excessive distribution impedance and very small or no AVP. For example, a converter having 25 mV of VID offset, 125 mV of AVP at full load, and 100 mV of drop in the distribution path at full load would be OK, since $100 \mathrm{mV}+25 \mathrm{mV}+125 \mathrm{mV}$ $=250 \mathrm{mV}$ which is greater than the 100 mV drop. However, a converter having 25 mV of VID offset, no AVP, and 130 mV of drop in the distribution path would require $I R 3088 \mathrm{~A}$, since $100 \mathrm{mV}+25 \mathrm{mV}+0 \mathrm{mV}=125 \mathrm{mV}$ which is smaller than the 130 mV drop.

Converter with higher output voltage than VID voltage may also trigger OVP during normal operation, and IR3088A should be used to replace IR3087.

## Thermal Monitoring (VRHOT)

The IR3087 senses its own die temperature and produces a voltage at the input of the VRHOT comparator that is proportional to temperature. An external resistor divider connected from VBIAS to the HOTSET pin and ground can be used to program the thermal trip point of the VRHOT comparator. The VRHOT pin is an open-collector output and should be pulled up to a voltage source through a resistor. If the thermal trip point is reached the VRHOT output drives low.

## Opti-Phase ${ }^{\text {TM }}$

The number of phases chosen for a particular design is based upon meeting thermal requirements and minimizing the number of input and output capacitors at the maximum output current. At currents less than the maximum efficiency will increase if less phases are used. Turning off phases as the output current decreases increases efficiency by eliminating the gate charging losses, MOSFET switching losses, and circulating currents in the MOSFETS and output inductors. For each unique design there will be an optimal point were phases should be turned off, one after another, to achieve the maximum efficiency over the entire output current range.

The IR3087 implements patent pending Opti-Phase ${ }^{T M}$ control allowing programmable shutdown of phases as a function of converter output current. The Opti-Phase ${ }^{T M}$ comparator monitors the voltage on the ISHARE pin less the voltage on the DACIN pin. This voltage provides a direct indication of converter output current. A resistor divider connected between the BIASIN, OPTIPHS, and LGND pins programs the threshold of the Opti-Phase ${ }^{\text {TM }}$ comparator. If the converter output current drops below the programmed level the GATEH and GATEL pins will both drive low turning off the MOSFETs and causing the inductor current to begin to decay. The output voltage will begin to sag causing the Control IC to immediately increase the duty cycle of the remaining phase(s) to compensate. The voltage on the ISHARE will remain constant as it represents the converter output current rather than the current in the individual phases.

Opti-Phase ${ }^{\text {TM }}$ can be disabled by connecting the OPTIPHS pin to the BIASIN pin. This must be done on at least one phase IC per converter to ensure operation under zero load conditions.

## APPLICATIONS INFORMATION



## DESIGN PROCEDURES - IR3081A AND IR3087 CHIPSET

## IR3081A EXTERNAL COMPONENTS

## Oscillator Resistor Rosc

The oscillator of IR3081A generates a triangle waveform to synchronize the phase ICs, and the switching frequency of the each phase converter equals the oscillator frequency, which is set by the external resistor Rosc according to the curve in Figure 13.

## Soft Start Capacitor Css/DEL

Because the capacitor CSS/DEL programs four different time parameters, i.e. soft start delay time, soft start time, over-current latch delay time, and power good delay time, they should be considered together while choosing CSS/DEL.

The SS/DEL pin voltage controls the slew rate of the converter output voltage, as shown in Figure 10. After the ENABLE pin voltage rises above 0.6 V , there is a soft-start delay time tSSDEL, after which the error amplifier output is released to allow the soft start. The soft start time tss represents the time during which converter voltage rises from zero to Vo. tss can be programmed by an external capacitor, which is determined by Equation (1).

$$
\begin{equation*}
C_{S S / D E L}=\frac{I_{C H G} * t_{S S}}{V_{O}}=\frac{70 * 10^{-6} * t_{S S}}{V_{O}} \tag{1}
\end{equation*}
$$

Once CSS/DEL is chosen, the soft start delay time tSSDEL, the over-current fault latch delay time tocDEL, and the delay time tvccPG from output voltage (Vo) in regulation to Power Good are fixed and shown in Equations (2), (3) and (4) respectively.

$$
\begin{align*}
& t_{S S D E L}=\frac{C_{S S / D E L} * 1.3}{I_{C H G}}=\frac{C_{S S / D E L} * 1.3}{70 * 10^{-6}}  \tag{2}\\
& t_{O C D E L}=\frac{C_{S S / D E L} * 0.115}{I_{O C D I S C H G}}=\frac{C_{S S / D E L} * 0.115}{40 * 10^{-6}}  \tag{3}\\
& t_{V C C P G}=\frac{C_{S S / D E L} *\left(3.8-0.065-V_{O}-1.3\right)}{I_{C H G}}=\frac{C_{S S / D E L} *\left(3.735-V_{O}-1.3\right)}{70 * 10^{-6}} \tag{4}
\end{align*}
$$

## VDAC Slew Rate Programming Capacitor Cvdac and Resistor RvDAc

The slew rate of VDAC down-slope SRDown can be programmed by the external capacitor CVDAC as defined in Equation (5), where ISINK is the sink current of VDAC pin as shown in Figure 15. The resistor RvDAC is used to compensate VDAC circuit and is determined by Equation (6). The slew rate of VDAC up-slope SRuP is proportional to that of VDAC down-slope and is given by Equation (7), where IsOURCE is the source current of VDAC pin as shown in Figure15.

$$
\begin{align*}
& C_{V D A C}=\frac{I_{S I N K}}{S R_{D O W N}}  \tag{5}\\
& R_{V D A C}=0.5+\frac{3.2 * 10^{-15}}{C_{V D A C}^{2}}  \tag{6}\\
& S R_{U P}=\frac{I_{\text {SOURCE }}}{C_{V D A C}} \tag{7}
\end{align*}
$$

## Over Current Setting Resistor Rocset

The inductor DC resistance is utilized to sense the inductor current. The copper wire of inductor has a constant temperature coefficient of $3850 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, and therefore the maximum inductor DCR can be calculated from Equation (8), where RL_MAX and RL_ROOM are the inductor DCR at maximum temperature TL_MAX and room temperature T_ROOM respectively.

$$
\begin{equation*}
R_{L_{-} M A X}=R_{L_{-} R O O M} *\left[1+3850 * 10^{-6} *\left(T_{L_{-} M A X}-T_{R O O M}\right)\right] \tag{8}
\end{equation*}
$$

The current sense amplifier gain of $\operatorname{IR} 3087$ decreases with temperature at the rate of $1470 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, which compensates part of the inductor DCR increase. The phase IC die temperature is only a couple of degrees Celsius higher than the PCB temperature due to the low thermal impedance of MLPQ package. The minimum current sense amplifier gain at the maximum phase IC temperature Tıc_MAX is calculated from Equation (9).

$$
\begin{equation*}
G_{C S_{-} M I N}=G_{C S_{-} R O O M} *\left[1-1470 * 10^{-6} *\left(T_{I C_{-} M A X}-T_{R O O M}\right)\right] \tag{9}
\end{equation*}
$$

The total input offset voltage (Vcs_TOFST) of current sense amplifier in phase ICs is the sum of input offset (VCS_OFST) of the amplifier itself and that created by the amplifier input bias currents flowing through the current sense resistors Rcs+ and Rcs-.

$$
\begin{equation*}
V_{\text {CS_TOFST }}=V_{C S \_O F S T}+I_{\text {CSIN }+} * R_{\text {CS+ }+}-I_{\text {CSIN- }} * R_{C S-} \tag{10}
\end{equation*}
$$

The over current limit is set by the external resistor ROCSET as defined in Equation (11), where ILIMIT is the required over current limit. IOCSET, the bias current of OCSET pin, changes with switching frequency setting resistor RosC and is determined by the curve in Figure $14 . \mathrm{KP}$ is the ratio of inductor peak current over average current in each phase and is calculated from Equation (12).

$$
\begin{align*}
& R_{\text {OCSET }=\left[\frac{I_{L I M I T}}{n} * R_{L_{-} M A X} *\left(1+K_{P}\right)+V_{C S_{-} \text {TOFST }}\right] * G_{C S_{-} M I N} / I_{\text {OCSET }}}  \tag{11}\\
& K_{P}=\frac{\left(V_{I}-V_{O}\right) * V_{O} /\left(L * V_{I} * f_{S W} * 2\right)}{I_{O} / n} \tag{12}
\end{align*}
$$

## No Load Output Voltage Setting Resistor RFB and Adaptive Voltage Positioning Resistor RDRP

A resistor between FB pin and the converter output is used to create output voltage offset Vo_NLOFST, which is the difference between VDAC voltage and output voltage at no load condition. Adaptive voltage positioning further lowers the converter voltage by Ro*IO, where Ro is the required output impedance of the converter.

RFB is not only determined by IFB, the current flowing out of FB pin as shown in Figure 14, but also affected by the adaptive voltage positioning resistor RDRP and total input offset voltage of current sense amplifiers. RFB and RDRP are determined by (13) and (14) respectively.

$$
\begin{align*}
& R_{F B}=\frac{R_{L_{-} M A X} * V_{O_{-} \text {NLOFST }}-V_{C S_{-} T O F S T} * n * R_{O_{O}}}{I_{F B} * R_{L_{-} M A X}}  \tag{13}\\
& R_{D R P}=\frac{R_{F B} * R_{L_{-} M A X} * G_{C S_{-} M I N}}{n * R_{O}} \tag{14}
\end{align*}
$$

## Body Braking ${ }^{\text {TM }}$ Related Resistors RbBFB and RBBDRP

The body braking ${ }^{\text {TM }}$ during Dynamic VID can be disabled by connecting BBFB pin to ground. If the feature is enabled, Resistors RbbFB and RbbDRP are needed to restore the feedback voltage of the error amplifier after Dynamic VID step down. Usually RbbFB and RbbDRP are chosen to match RFB and RDRP respectively.

## IR3087 EXTERNAL COMPONENTS

## PWM Ramp Resistor RPWMRMP and Capacitor CPWMRMP

PWM ramp is generated by connecting the resistor RPWMRMP between a voltage source and PWMRMP pin as well as the capacitor CPWMRMP between PWMRMP and LGND. Choose the desired PWM ramp magnitude VPWMRMP and the capacitor CPWMRMP in the range of 100 pF and 470 pF , and then calculate the resistor RpWMRMP from Equation (15). To achieve feed-forward voltage mode control, the resistor RPWMRMP should be connected to the input of the converter.

$$
\begin{equation*}
R_{P W M R M P}=\frac{V_{O}}{V_{I N} * f_{S W} * C_{P W M R M P} *\left[\ln \left(V_{I N}-V_{D A C}\right)-\ln \left(V_{I N}-V_{D A C}-V_{P W M R M P}\right)\right]} \tag{15}
\end{equation*}
$$

## Inductor Current Sensing Capacitor Ccs+ and Resistors Rcs+ and Rcs-

The DC resistance of the inductor is utilized to sense the inductor current. Usually the resistor Rcs+ and capacitor Ccs+ in parallel with the inductor are chosen to match the time constant of the inductor, and therefore the voltage across the capacitor Ccs+ represents the inductor current. If the two time constants are not the same, the AC component of the capacitor voltage is different from that of the real inductor current. The time constant mismatch does not affect the average current sharing among the multiple phases, but affect the current signal ISHARE as well as the output voltage during the load current transient if adaptive voltage positioning is adopted.

Measure the inductance L and the inductor DC resistance RL. Pre-select the capacitor Ccs+ and calculate Rcs+ as follows.

$$
\begin{equation*}
R_{C S+}=\frac{L / R_{L}}{C_{C S+}} \tag{16}
\end{equation*}
$$

The bias current flowing out of the non-inverting input of the current sense amplifier creates a voltage drop across RcS+, which is equivalent to an input offset voltage of the current sense amplifier. The offset affects the accuracy of converter current signal ISHARE as well as the accuracy of the converter output voltage if adaptive voltage positioning is adopted. To reduce the offset voltage, a resistor Rcs-should be added between the amplifier inverting input and the converter output. The resistor Rcs- is determined by the ratio of the bias current from the non-inverting input and the bias current from the inverting input.

$$
\begin{equation*}
R_{C S-}=\frac{I_{C S I N+}}{I_{C S I N-}} * R_{C S+} \tag{17}
\end{equation*}
$$

If Rcs- is not used, Rcs+ should be chosen so that the offset voltage is small enough. Usually Rcs+ should be less than $2 \mathrm{k} \Omega$ and therefore a larger Ccs+ value is needed.

## Over Temperature Setting Resistors Rhotset1 and Rhotset2

The threshold voltage of VRHOT comparator is proportional to the die temperature $\mathrm{TJ}\left({ }^{\circ} \mathrm{C}\right)$ of phase IC. Determine the relationship between the die temperature of phase IC and the temperature of the power converter according to the power loss, PCB layout and airflow etc, and then calculate HOTSET threshold voltage corresponding to the allowed maximum temperature from Equation (18).

$$
\begin{equation*}
V_{\text {HOTSET }}=4.73 * 10^{-3} * T_{J}+1.46 \tag{18}
\end{equation*}
$$

There are two ways to set the over temperature threshold, central setting and local setting. In the central setting, only one resistor divider is used, and the setting voltage is connected to HOTSET pins of all the phase ICs. To reduce the influence of noise on the accuracy of over temperature setting, a 0.1 uF capacitor should be placed next to HOTSET pin of each phase IC. In the local setting, a resistor divider per phase is needed, and the setting voltage is connected to HOTSET pin of each phase. The 0.1 uF decoupling capacitor is not necessary. Use VBIAS as the reference voltage. If RHOTSET1 is pre-selected, RHOTSET2 can be calculated as follows.

$$
\begin{equation*}
R_{H O T S E T 2}=\frac{R_{H O T S E T 1} * V_{H O T S E T}}{V_{B I A S}-V_{H O T S E T}} \tag{19}
\end{equation*}
$$

## Phase Delay Timing Resistors RPHASE1 and RPHASE2

The phase delay of the interleaved multiphase converter is programmed by the resistor divider connected at RMPIN+ or RMPIN- depending on which slope of the oscillator ramp is used for the phase delay programming of phase IC, as shown in Figure 3.

If the upslope is used, RMPIN+ pin of the phase IC should be connected to RMPOUT pin of the control IC and RMPIN- pin should be connected to the resistor divider. When RMPOUT voltage is above the trip voltage at RMPIN- pin, the PWM latch is set. GATEL becomes low, and GATEH becomes high after the non-overlap time.

If down slope is used, RMPIN- pin of the phase IC should be connected to RMPOUT pin of the control IC and RMPIN+ pin should be connected to the resistor divider. When RMPOUT voltage is below the trip voltage at RMPIN- pin, the PWM latch is set. GATEL becomes low, and GATEH becomes high after the non-overlap time.

Use VBIAS voltage as the reference for the resistor divider since the oscillator ramp magnitude from control IC tracks VBIAS voltage. Try to avoid both edges of the oscillator ramp for better noise immunity. Determine the ratio of the programming resistors corresponding to the desired switching frequencies and phase numbers. If the resistor RPHASEx1 is pre-selected, the resistor RPHASEx2 is determined as:

$$
\begin{equation*}
R_{\text {PHASEx } 2}=\frac{R A_{\text {PHASEx }} * R_{\text {PHASEx } 1}}{1-R A_{\text {PHASEx }}} \tag{20}
\end{equation*}
$$

## Combined Over Temperature and Phase Delay Setting Resistors Rphase1, Rphase2 and Rphase3

The over temperature setting resistor divider can be combined with the phase delay resistor divider to save one resistor per phase.

Calculate the HOTSET threshold voltage VHOTSET corresponding to the allowed maximum temperature from Equation (18). If the over temperature setting voltage is lower than the phase delay setting voltage, VBIAS*RAPHASEx, connect RMPIN+ or RMPIN- pin between RPHASEx1 and RPHASEx2, and connect HOTSET pin between RPHASEx2 and RPhasex3. Pre-select Rphasex1,

$$
\begin{align*}
& R_{\text {PHASEx } 2}=\frac{\left(R A_{P H A S E x} * V_{B I A S}-V_{H O T S E T}\right) * R_{P H A S E x 1}}{V_{B I A S} *\left(1-R A_{P H A S E x}\right)}  \tag{21}\\
& R_{\text {PHASEx } 3}=\frac{V_{H O T S E T} * R_{P H A S E x} 1}{V_{\text {BIAS }} *\left(1-R A_{\text {PHASEx }}\right)} \tag{22}
\end{align*}
$$

If the over temperature setting voltage is higher than the phase delay setting voltage, VBIAS*RAPHASEx, connect HOTSET pin between RPHASEx1 and Rphasex2. and connect RMPIN+ or RMPIN- between Rphasex2 and Rphasex3. Pre-select RPHASEx1,

$$
\begin{align*}
& R_{\text {PHASEx } 2}=\frac{\left(V_{\text {HOTSET }}-R A_{\text {PHASEx }} * V_{\text {BIAS }}\right) * R_{\text {PHASE } x 1}}{V_{\text {BIAS }}-V_{\text {HOTSET }}}  \tag{23}\\
& R_{\text {PHASEx } 3}=\frac{R A_{\text {PHASEx }} * V_{\text {BIAS }} * R_{\text {PHASEx } 1}}{V_{\text {BIAS }}-V_{\text {HOTSET }}} \tag{24}
\end{align*}
$$

## Bootstrap Capacitor CbSt

Depending on the duty cycle and gate drive current of the phase IC, a 0.1 uF to 1 uF capacitor is needed for the bootstrap circuit.

## Decoupling Capacitors for Phase IC

$0.1 u F-1 u F$ decoupling capacitors are required at VCC and VCCL pins of phase ICs.

## Opti-Phase Resistors Rop1 and Rop2

A resistor divider is used to program OPTIPHS pin voltage, which represents the load current threshold below which the phase is shut down to reduce the switching loss. Pre-select ROP1, and calculate ROP2 according to Equation (25), where Io_OP is the Opti-Phase shedding current threshold.

$$
\begin{equation*}
R_{O P 2}=\frac{R_{O P 1} *\left[\left(I_{O_{-} O P} / n\right) * R_{L}+V_{\text {CS_TOFST }}\right] * G_{C S}}{V_{\text {BIAS }}-\left[\left(I_{O_{-} O P} / n\right) * R_{L}+V_{\text {CS_TOFST }}\right] * G_{C S}} \tag{25}
\end{equation*}
$$

The connection of OPTIPHS pin to VBIAS pin disables this function and keeps the phase always on.

## VOLTAGE LOOP COMPENSATION

The adaptive voltage positioning (AVP) is usually adopted in the computer applications to improve the transient response and reduce the power loss at heavy load. Like current mode control, the adaptive voltage positioning loop introduces extra zero to the voltage loop and splits the double poles of the power stage, which make the voltage loop compensation much easier.

Resistors RFB and RDRP are chosen according to Equations (13) and (14), and the selection of compensation types depends on the output capacitors used in the converter. For the applications using Electrolytic, Polymer or ALPolymer capacitors and running at lower frequency, type II compensation shown in Figure 8(a) is usually enough. While for the applications using ceramic capacitors and running at higher frequency, type III compensation shown in Figure 8(b) is preferred.

For applications where AVP is not required, the compensation is the same as for the regular voltage mode control. For converter using Polymer, AL-Polymer, and ceramic capacitors, which have much higher ESR zero frequency, type III compensation is required as shown in Figure 8(b) with RDRP and CDRP removed.


Figure 8. Voltage loop compensation network

## International <br> I $\boldsymbol{E}$ Rectifier

IR3087PBF

## Type II Compensation for AVP Applications

Determine the compensation at no load, the worst case condition. Choose the crossover frequency fc between $1 / 10$ and $1 / 5$ of the switching frequency per phase. Assume the time constant of the resistor and capacitor across the output inductors matches that of the inductor, and determine RCP and CCP from Equations (26) and (27), where LE and CE are the equivalent inductance of output inductors and the equivalent capacitance of output capacitors respectively.

$$
\begin{align*}
& R_{C P}=\frac{\left(2 \pi * f_{C}\right)^{2} * L_{E} * C_{E} * R_{F B} * V_{P W M R M P}}{V_{O} * \sqrt{1+\left(2 \pi * f_{C} * C * R_{C}\right)^{2}}}  \tag{26}\\
& C_{C P}=\frac{10 * \sqrt{L_{E} * C_{E}}}{R_{C P}} \tag{27}
\end{align*}
$$

CCP1 is optional and may be needed in some applications to reduce the jitter caused by the high frequency noise. A ceramic capacitor between 10 pF and 220 pF is usually enough.

## Type III Compensation for AVP Applications

Determine the compensation at no load, the worst case condition. Assume the time constant of the resistor and capacitor across the output inductors matches that of the inductor, the crossover frequency and phase margin of the voltage loop can be estimated by Equations (28) and (29), where RLE is the equivalent resistance of inductor DCR. .

$$
\begin{align*}
& f_{C 1}=\frac{R_{D R P}}{2 \pi * C_{E} * G_{C S} * R_{F B} * R_{L E}}  \tag{28}\\
& \theta_{C 1}=90-A \tan (0.5) * \frac{180}{\pi} \tag{29}
\end{align*}
$$

Choose the desired crossover frequency fc around fc1 estimated by Equation (28) or choose fc between 1/10 and $1 / 5$ of the switching frequency per phase, and select the components to ensure the slope of close loop gain is -20 dB /Dec around the crossover frequency. Choose resistor RFB1 according to Equation (30), and determine CFB and RDRP from Equations (31) and (32).

$$
\begin{align*}
& R_{F B 1}=\frac{1}{2} R_{F B} \text { to } R_{F B 1}=\frac{2}{3} R_{F B}  \tag{30}\\
& C_{F B}=\frac{1}{4 \pi * f_{C} * R_{F B 1}}  \tag{31}\\
& C_{D R P}=\frac{\left(R_{F B}+R_{F B 1}\right) * C_{F B}}{R_{D R P}} \tag{32}
\end{align*}
$$

RCP and CCP have limited effect on the crossover frequency, and are used only to fine tune the crossover frequency and transient load response. Determine RCP and CcP from Equations (33) and (34).

$$
\begin{align*}
& R_{C P}=\frac{\left(2 \pi * f_{C}\right)^{2} * L_{E} * C_{E} * R_{F B} * V_{P W M R M P}}{V_{O}}  \tag{33}\\
& C_{C P}=\frac{10 * \sqrt{L_{E} * C_{E}}}{R_{C P}} \tag{34}
\end{align*}
$$

CCP1 is optional and may be needed in some applications to reduce the jitter caused by the high frequency noise. A ceramic capacitor between 10 pF and 220 pF is usually enough.

## International

## Ier Rectifier

IR3087PBF

## Type III Compensation for Non-AVP Applications

Resistor RFB is chosen according to Equations (13), and resistor RDRP and capacitor CDRP are not needed. Choose the crossover frequency fc between $1 / 10$ and $1 / 5$ of the switching frequency per phase and select the desired phase margin $\theta \mathrm{c}$. Calculate K factor from Equation (35), and determine the component values based on Equations (36) to (40),

$$
\begin{align*}
& K=\tan \left[\frac{\pi}{4} *\left(\frac{\theta_{C}}{180}+1.5\right)\right]  \tag{35}\\
& R_{C P}=R_{F B} * \frac{\left(2 \pi * \sqrt{L_{E} * C_{E}} * f_{C}\right)^{2} * V_{P W M R M P}}{V_{O} * K}  \tag{36}\\
& C_{C P}=\frac{K}{2 \pi * f_{C} * R_{C P}}  \tag{37}\\
& C_{C P 1}=\frac{1}{2 \pi * f_{C} * K * R_{C P}}  \tag{38}\\
& C_{F B}=\frac{K}{2 \pi * f_{C} * R_{F B}}  \tag{39}\\
& R_{F B 1}=\frac{1}{2 \pi * f_{C} * K * C_{F B}} \tag{40}
\end{align*}
$$

## CURRENT SHARE LOOP COMPENSATION

The crossover frequency of the current share loop should be at least one decade lower than that of the voltage loop in order to eliminate the interaction between the two loops. A capacitor from SCOMP to ground is usually enough for the share loop compensation. Choose the crossover frequency of current share loop (fcl) based on the crossover frequency of voltage loop (fC), and determine the Cscomp,

$$
\begin{equation*}
C_{\text {SCOMP }}=\frac{0.65 * R_{P W M R M P} * V_{I} * I_{O} * G_{C S \_R O O M} * R_{L E} *\left[1+2 \pi * f_{C I} * C_{E} *\left(V_{O} / I_{O}\right)\right] * F_{M I}}{V_{O} * 2 \pi * f_{C I} * 1.05 * 10^{6}} \tag{41}
\end{equation*}
$$

Where FMI is the PWM gain in the current share loop,

$$
\begin{equation*}
F_{M I}=\frac{R_{P W M R M P} * C_{P W M R M P} * f_{S W} * V_{P W M R M P}}{\left(V_{I}-V_{P W M R M P}-V_{D A C}\right) *\left(V_{I}-V_{D A C}\right)} \tag{42}
\end{equation*}
$$

## DESIGN EXAMPLE 1 - VRM 10 2U CONVERTER

## SPECIFICATIONS

Input Voltage: VI=12 V
DAC Voltage: VDAC=1.35 V
No Load Output Voltage Offset: Vo_NLofst=20 mV
Output Current: Io=105 ADC
Maximum Output Current: IOMAX=120 ADC
Output Impedance: $\mathrm{Ro}=0.91 \mathrm{~m} \Omega$
VCC Ready to VCC Power Good Delay: tVccPG=0-10mS
Soft Start Time: tss=2 mS
Over Current Delay: tocDeL<0.5mS
Dynamic VID Down-Slope Slew Rate: SRdown=2.5mV/uS
Over Temperature Threshold: TPCB=115 ${ }^{\circ} \mathrm{C}$

## POWER STAGE

Phase Number: n=6
Switching Frequency: fsw=400 kHz
Output Inductors: $\mathrm{L}=220 \mathrm{nH}, \mathrm{RL}=0.47 \mathrm{~m} \Omega$
Output Capacitors: AL-Polymer, $\mathrm{C}=560 \mathrm{uF}, \mathrm{Rc}=7 \mathrm{~m} \Omega$, Number $\mathrm{Cn}=10$

## IR3081A EXTERNAL COMPONENTS

## Oscillator Resistor Rosc

Once the switching frequency is chosen, Rosc can be determined from the curve in Figure 13. For switching frequency of 400 kHz per phase, choose Rosc $=30.1 \mathrm{k} \Omega$

## Soft Start Capacitor Css/DEL

Determine the soft start capacitor from the required soft start time.

$$
C_{S S / D E L}=\frac{I_{C H G} * t_{S S}}{V_{O}}=\frac{70 * 10^{-6} * 2 * 10^{-3}}{1.35-20 * 10^{-3}}=0.1 u F
$$

The soft start delay time is

$$
t_{S S D E L}=\frac{C_{S S / D E L} * 1.3}{I_{C H G}}=\frac{0.1 * 10^{-6} * 1.3}{70 * 10^{-6}}=1.86 \mathrm{mS}
$$

The power good delay time is
$t_{V c c P G}=\frac{C_{S S / D E L} *\left(3.735-V_{O}-1.3\right)}{I_{\text {CHG }}}=\frac{0.1 * 10^{-6} *(3.735-1.33-1.3)}{70 * 10^{-6}}=1.58 \mathrm{~ms}$
Over current delay time is
$t_{O C D E L}=\frac{C_{S S / D E L} * 0.115}{I_{O C D I S C H G}}=\frac{0.1 * 10^{-6} * 0.115}{40 * 10^{-6}}=0.29 \mathrm{~ms}$
VDAC Slew Rate Programming Capacitor CVDAC and Resistor RvDAC
From Figure 15 , the sink current of VDAC pin corresponding to 400 kHz ( $\mathrm{Rosc}=30.1 \mathrm{k} \Omega$ ) is 76 uA . Calculate the VDAC down-slope slew-rate programming capacitor from the required down-slope slew rate.

## International <br> IOR Rectifier

IR3087PBF

$$
C_{V D A C}=\frac{I_{S I N K}}{S R_{D O W N}}=\frac{76 * 10^{-6}}{2.5 * 10^{-3} / 10^{-6}}=30.4 n F, \text { Choose CVDAC }=33 \mathrm{nF}
$$

Calculate the programming resistor.

$$
R_{V D A C}=0.5+\frac{3.2 * 10^{-15}}{C_{V D A C}^{2}}=0.5+\frac{3.2 * 10^{-15}}{\left(33 * 10^{-9}\right)^{2}}=3.5 \Omega
$$

From Figure 15, the source current of VDAC pin is 110 uA . The VDAC up-slope slew rate is

$$
S R_{U P}=\frac{I_{\text {SOURCE }}}{C_{V D A C}}=\frac{110^{*} 10^{-6}}{33 * 10^{-9}}=3.3 \mathrm{mV} / \mathrm{uS}
$$

## Over Current Setting Resistor Rocset

The room temperature is $25^{\circ} \mathrm{C}$ and the target PCB temperature is $100^{\circ} \mathrm{C}$. The phase IC die temperature is about 1 ${ }^{\circ} \mathrm{C}$ higher than that of phase IC, and the inductor temperature is close to PCB temperature.
Calculate Inductor DC resistance at $100^{\circ} \mathrm{C}$,

$$
R_{L_{-} M A X}=R_{L_{-} R O O M} *\left[1+3850 * 10^{-6} *\left(T_{L_{-} M A X}-T_{R O O M}\right)\right]=0.47 * 10^{-3} *\left[1+3850 * 10^{-6} *(100-25)\right]=0.61 \mathrm{~m} \Omega
$$

The current sense amplifier gain is 34 at $25^{\circ} \mathrm{C}$, and its gain at $101^{\circ} \mathrm{C}$ is calculated as,

$$
G_{C S_{-} M I N}=G_{C S_{-} R O O M} *\left[1-1470 * 10^{-6} *\left(T_{I C_{-} M A X}-T_{R O O M}\right)\right]=34 *\left[1-1470 * 10^{-6} *(101-25)\right]=30.2
$$

Set the over current limit at 135A. From Figure 14, the bias current of OCSET pin (IOCSET) is $41 u \mathrm{~A}$ with ROSC $=30.1 \mathrm{k} \Omega$. The total current sense amplifier input offset voltage is 0.55 mV , which includes the offset created by the current sense amplifier input resistor mismatch.

Calculate constant $K$ p, the ratio of inductor peak current over average current in each phase,

$$
\begin{aligned}
& K_{P}=\frac{\left(V_{I}-V_{O}\right) * V_{O} /\left(L * V_{I} * f_{S W} * 2\right)}{I_{\text {LIMIT }^{\prime}} / n}=\frac{(12-1.33) * 1.33 /\left(220 * 10^{-9} * 12 * 400 * 10^{3} * 2\right)}{135 / 6}=0.3 \\
& R_{\text {OCSET }}=\left[\frac{I_{\text {LIMIT }}}{n} * R_{L_{-} M A X} *\left(1+K_{P}\right)+V_{\text {CS_TOFST }}\right] * G_{\text {CS_MIN }_{-} / I_{\text {OCSET }}} \\
& =\left(\frac{135}{6} * 0.61 * 10^{-3} * 1.3+0.55 * 10^{-3}\right) * 30.2 /\left(41 * 10^{-6}\right)=13.3 \mathrm{k} \Omega
\end{aligned}
$$

## No Load Output Voltage Setting Resistor RFB and Adaptive Voltage Positioning Resistor RdrP

From Figure 14 , the bias current of $F B$ pin is $41 u A$ with $\operatorname{Rosc}=30.1 \mathrm{k} \Omega$.

$$
\begin{aligned}
& R_{F B}=\frac{R_{L_{-} M A X} * V_{O_{-} \text {NLOFST }}-V_{C S_{-} T O F S T} * n * R_{O}}{I_{F B} * R_{L_{-} M A X}}=\frac{0.61 * 10^{-3} * 20 * 10^{-3}-0.55 * 10^{-3} * 6 * 0.91 * 10^{-3}}{41 * 10^{-6} * 0.61 * 10^{-3}}=365 \Omega \\
& R_{D R P}=\frac{R_{F B} * R_{L_{-} M A X} * G_{C S-} M I N}{n * R_{O}}=\frac{365 * 0.61 * 10^{-3} * 30.2}{6 * 0.91 * 10^{-3}}=1.21 \mathrm{k} \Omega
\end{aligned}
$$

## Body Braking Related Resistors RbbFb and RbbdrP

N/A. The body braking during Dynamic VID is disabled.

IR3087PBF

## IR3087 EXTERNAL COMPONENTS

## PWM Ramp Resistor RPWMRMP and Capacitor CPWMRMP

Set PWM ramp magnitude VPWMRMP $=0.8 \mathrm{~V}$. Choose 220pF for PWM ramp capacitor CPWMRMP, and calculate the resistor RPWMRMP,

$$
R_{P W M R M P}=\frac{V_{O}}{V_{I N} * f_{S W} * C_{P W M R M P} *\left[\ln \left(V_{I N}-V_{D A C}\right)-\ln \left(V_{I N}-V_{D A C}-V_{P W M R M P}\right)\right]}
$$

$$
=\frac{1.33}{12 * 400 * 10^{3} * 220 * 10^{-12} *[\ln (12-1.35)-\ln (12-1.35-0.8)]}=16.1 \mathrm{k} \Omega \text {, choose RPWMRMP }=16.2 \mathrm{k} \Omega
$$

## Inductor Current Sensing Capacitor Ccs+ and Resistors Rcs+ and Rcs-

Choose Ccs $+=47 \mathrm{nF}$, and calculate Rcs + ,

$$
R_{C S+}=\frac{L / R_{L}}{C_{C S+}}=\frac{220 * 10^{-9} /\left(0.47 * 10^{-3}\right)}{47 * 10^{-9}}=10.0 \mathrm{k} \Omega
$$

The bias currents of CSIN+ and CSIN- are 0.25 uA and 0.4 uA respectively. Calculate resistor Rcs-,

$$
R_{C S-}=\frac{0.25}{0.4} * R_{C S+}=\frac{0.25}{0.4} * 10.0 * 10^{3}=6.2 \mathrm{k} \Omega \text {, choose Rcs- }=6.19 \mathrm{k} \Omega
$$

## Over Temperature Setting Resistors Rhotset1 and Rhotset2

Use central over-temperature setting and set the temperature threshold at $115^{\circ} \mathrm{C}$, which corresponds to the IC die temperature of $116^{\circ} \mathrm{C}$. Calculate the HOTSET threshold voltage corresponding to the temperature thresholds.

$$
V_{\text {HOTSET }}=4.73 * 10^{-3} * T_{J}+1.241=4.73 * 10^{-3} * 116+1.241=1.79 \mathrm{~V}
$$

Pre-select RHOTSET1=10.0k $\Omega$,

$$
R_{\text {HOTSET } 2}=\frac{R_{\text {HOTSET } 1} * V_{\text {HOTSET }}}{V_{\text {BIAS }}-V_{\text {HOTSET }}}=\frac{10^{*} 10^{3} * 1.79}{6.8-1.79}=3.57 \mathrm{k} \Omega
$$

## Phase Delay Timing Resistors RPHASE1 and RPHASE2

Use central over-temperature setting and set the temperature threshold at $115^{\circ} \mathrm{C}$, which corresponds to the IC die temperature of $116^{\circ} \mathrm{C}$. Calculate the HOTSET threshold voltage corresponding to the temperature thresholds.

The phase delay resistor ratios for phases 1 to 6 at 400 kHz of switching frequencies are RAPHASE1 $=0.628$, RAPHASE2 $=0.415$, RAPHASE3 $=0.202$, RAPHASE4 $=0.246$, RAPHASE $5=0.441$ and RAPHASE $5=0.637$ starting from downslope. Pre-select RPHASE11=RPHASE21=RPHASE31=RPHASE41=RPHASE51= RPHASE61=10k $\Omega$,

$$
R_{P H A S E 12}=\frac{R A_{P H A S E 1}}{1-R A_{P H A S E 1}} * R_{P H A S E 11}=\frac{0.628}{1-0.628} * 10 * 10^{3}=16.9 \mathrm{k} \Omega
$$

RPHASE22 $=7.15 \mathrm{k} \Omega$, RPHASE32 $=2.55 \mathrm{k} \Omega$, RPHASE42=3.24k $\Omega$, PPHASE52=7.87k $\Omega$, RPHASE $62=17.4 \mathrm{k} \Omega$

## Bootstrap Capacitor Cbst

Choose Cbst=0.1uF

## Decoupling Capacitors for Phase IC and Power Stage

Choose Cvcc=0.1uF, Cvccl=0.1uF

## International <br> IOR Rectifier

IR3087PBF

## Opti-Phase Resistors Rop1 and Rop2

Disable Opti-phase function for phase 1 to keep it running at any load condition. Set the Opti-Phase shedding current threshold for phases 2 to 5 at 20 A . Pre-select ROP21 $=10.0 \mathrm{k} \Omega$, and calculate ROP22.

$$
R_{O P 22}=\frac{R_{O P 21} *\left[\left(I_{O_{-} \text {OP }} / n\right) * R_{L}+V_{C S \_ \text {TOFST }}\right] * G_{C S}}{V_{B I A S}-\left[\left(I_{O_{-} \text {OP }} / n\right) * R_{L}+V_{C S \_ \text {TOFST }}\right] * G_{C S}}=\frac{20 * 10^{3} *\left[(20 / 6) * 0.47 * 10^{-3}+0.55 * 10^{-3}\right] * 34}{6.8-\left[(20 / 6) * 0.47 * 10^{-3}+0.55 * 10^{-3}\right] * 34}=438 \Omega
$$

Choose RoP22 $=442 \Omega$
ROP31 $=$ ROP41 $=$ ROP51 $=$ ROP61 $=10.0 \mathrm{k} \Omega$
ROP32 $=$ ROP42 $=$ ROP52 $=$ ROP62 $=442 \Omega$

## VOLTAGE LOOP COMPENSATION

Type II compensation is used for the converter with AL-Polymer output capacitors. Choose the crossover frequency $\mathrm{fc}=40 \mathrm{kHz}$, which is $1 / 10$ of the switching frequency per phase, and determine Rcp and CcP.

$$
\begin{aligned}
& R_{C P}=\frac{\left(2 \pi * f_{C}\right)^{2} * L_{E} * C_{E} * R_{F B} * V_{R A M P}}{V_{O} * \sqrt{1+\left(2 \pi * f_{C} * C^{*} R_{C}\right)^{2}}}=\frac{\left(2 \pi * 40 * 10^{3}\right)^{2} *\left(220 * 10^{-9} / 6\right) *\left(560 * 10^{-6} * 10\right) * 365 * 0.8}{\left(1.35-20 * 10^{-3}\right) * \sqrt{1+\left(2 \pi * 40^{*} 10^{3} * 560 * 10^{-6} * 7 * 10^{-3}\right)^{2}}}=2.0 \mathrm{k} \Omega \\
& C_{C P}=\frac{10 * \sqrt{L_{E} * C_{E}}}{R_{C P}}=\frac{10 * \sqrt{\left(220 * 10^{-9} / 6\right) *\left(560 * 10^{-6} * 10\right)}}{2.0 * 10^{3}}=71 \mathrm{nF}, \text { Choose CCP=68nF }
\end{aligned}
$$

Choose CCP1=47pF to reduce high frequency noise.

## CURRENT SHARE LOOP COMPENSATION

The crossover frequency of the current share loop fci should be at least one decade lower than that of the voltage loop fc. Choose the crossover frequency of current share loop $\mathrm{fcI}=4 \mathrm{kHz}$, and calculate CSCOMP,

$$
\left.\left.\begin{array}{rl}
F_{M I}= & \frac{R_{P W M R M P} * C_{P W M R M P} * f_{S W} * V_{P W M R M P}}{\left(V_{I}-V_{P W M R M P}-V_{D A C}\right) *\left(V_{I}-V_{D A C}\right)}=\frac{16.2 * 10^{3} * 220 * 10^{-12} * 400 * 10^{3} * 0.8}{(12-0.8-1.35) *(12-1.35)}=0.011 \\
C_{S C O M P} & =\frac{0.65 * R_{P W M R M P} * V_{I} * I_{O} * G_{C S} R O O M}{} * R_{L E} *\left[1+2 \pi * f_{C I} * C_{E} *\left(V_{O} / I_{O}\right)\right] * F_{M I} \\
V_{O} * 2 \pi * f_{C I} * 1.05 * 10^{6}
\end{array}\right]\left(1.33-105 * 9.1 * 10^{-4}\right) * 2 \pi * 4 * 10^{3} * 1.05 * 10^{6}\right)
$$

Choose Cscomp=33nF.

IR3087PBF

## DESIGN EXAMPLE 2 - EVRD 10 HIGH FREQUENCY ALL-CERAMIC CONVERTER

## SPECIFICATIONS

Input Voltage: VI=12 V
DAC Voltage: VDAC=1.3 V
No Load Output Voltage Offset: Vo_NLOFST=20 mV
Output Current: Io=105 ADC
Maximum Output Current: IomAX=120 ADC
Output Impedance: $\mathrm{Ro}=0.91 \mathrm{~m} \Omega$
VCC Ready to VCC Power Good Delay: tVccPG=0-10mS
Soft Start Time: tss=3mS
Over Current Delay: tocDEL<0.5mS
Dynamic VID Down-Slope Slew Rate: SRdown=2.5mV/uS
Over Temperature Threshold: TPCB=115 ${ }^{\circ} \mathrm{C}$

## POWER STAGE

Phase Number: n=6
Switching Frequency: fsw=800 kHz
Output Inductors: $\mathrm{L}=100 \mathrm{nH}, \mathrm{RL}=0.5 \mathrm{~m} \Omega$
Output Capacitors: Ceramic, $\mathrm{C}=22 \mathrm{uF}, \mathrm{Rc}=2 \mathrm{~m} \Omega$, Number $\mathrm{Cn}=62$

## IR3081A EXTERNAL COMPONENTS

## Oscillator Resistor Rosc

Once the switching frequency is chosen, Rosc can be determined from the curve in Figure 13 data sheet. For switching frequency of 800 kHz per phase, choose Rosc=13.3k $\Omega$

## Soft Start Capacitor Css/DEL

Determine the soft start capacitor from the required soft start time.

$$
C_{S S / D E L}=\frac{I_{C H G} * t_{S S}}{V_{O}}=\frac{70 * 10^{-6} * 3 * 10^{-3}}{1.3-20 * 10^{-3}}=0.16 u F, \text { choose CSS/DEL=0.15uF }
$$

The soft start delay time is
$t_{S S D E L}=\frac{C_{S S / D E L} * 1.3}{I_{\text {CHG }}}=\frac{0.15 * 10^{-6} * 1.3}{70 * 10^{-6}}=2.8 \mathrm{mS}$
The power good delay time is
$t_{V C c P G}=\frac{C_{S S / D E L} *\left(3.735-V_{O}-1.3\right)}{I_{C H G}}=\frac{0.15 * 10^{-6} *(3.735-1.33-1.3)}{70 * 10^{-6}}=2.4 \mathrm{~ms}$
Over current delay time is
$t_{O C D E L}=\frac{C_{S S / D E L} * 0.115}{I_{\text {OCDISCHG }}}=\frac{0.15 * 10^{-6} * 0.115}{40 * 10^{-6}}=0.43 \mathrm{~ms}$

## VDAC Slew Rate Programming Capacitor Cvdac and Resistor RvDAc

From Figure 15, the sink current of VDAC pin corresponding to 800 kHz (ROSC=13.3k $\Omega$ ) is 170 uA . Calculate the VDAC down-slope slew-rate programming capacitor from the required down-slope slew rate.

## International <br> IOR Rectifier

IR3087PBF

$$
C_{V D A C}=\frac{I_{S I N K}}{S R_{D O W N}}=\frac{170 * 10^{-6}}{2.5 * 10^{-3} / 10^{-6}}=68 n F
$$

Calculate the programming resistor.

$$
R_{V D A C}=0.5+\frac{3.2 * 10^{-15}}{C_{V D A C}^{2}}=0.5+\frac{3.2 * 10^{-15}}{\left(68 * 10^{-9}\right)^{2}}=1.2 \Omega
$$

From Figure 15 , the source current of VDAC pin is 250 uA . The VDAC up-slope slew rate is

$$
S R_{U P}=\frac{I_{\text {SOURCE }}}{C_{V D A C}}=\frac{250 * 10^{-6}}{68 * 10^{-9}}=3.7 \mathrm{mV} / \mathrm{uS}
$$

## Over Current Setting Resistor Rocset

The room temperature is $25^{\circ} \mathrm{C}$ and the target $P C B$ temperature is $100^{\circ} \mathrm{C}$. The phase $I C$ die temperature is about 1 ${ }^{\circ} \mathrm{C}$ higher than that of phase IC, and the inductor temperature is close to PCB temperature.

Calculate Inductor DC resistance at $100^{\circ} \mathrm{C}$,

$$
R_{L_{-} M A X}=R_{L_{-} R O O M} *\left[1+3850 * 10^{-6} *\left(T_{L_{-} M A X}-T_{R O O M}\right)\right]=0.5 * 10^{-3} *\left[1+3850 * 10^{-6} *(100-25)\right]=0.64 m \Omega
$$

The current sense amplifier gain is 34 at $25^{\circ} \mathrm{C}$, and its gain at $101^{\circ} \mathrm{C}$ is calculated as,

$$
G_{C S_{-} M I N}=G_{C S_{-} R O O M} *\left[1-1470 * 10^{-6} *\left(T_{I C_{-} M A X}-T_{R O O M}\right)\right]=34 *\left[1-1470 * 10^{-6} *(101-25)\right]=30.2
$$

Set the over current limit at 135A. From Figure 14, the bias current of OCSET pin (IOCSET) is 90 uA with Rosc $=13.3 \mathrm{k} \Omega$. The total current sense amplifier input offset voltage is 0.55 mV , which includes the offset created by the current sense amplifier input resistor mismatch.

Calculate constant $K$ p, the ratio of inductor peak current over average current in each phase,

$$
\begin{aligned}
& K_{P}=\frac{\left(V_{I}-V_{O}\right) * V_{O} /\left(L * V_{I} * f_{S W} * 2\right)}{I_{\text {LIMIT }} / n}=\frac{(12-1.28) * 1.28 /\left(100 * 10^{-9} * 12 * 800 * 10^{3} * 2\right)}{135 / 6}=0.32 \\
& R_{\text {OCSET }}=\left[\frac{R_{\text {LIMIT }}}{n} * R_{L_{-} M A X} *\left(1+K_{P}\right)+V_{\text {CS_TOFST }}\right] * G_{\text {CS_MIN } / I_{\text {OCSET }}} \\
& =\left(\frac{135}{6} * 0.64 * 10^{-3} * 1.32+0.55 * 10^{-3}\right) * 30.2 /\left(90 * 10^{-6}\right)=6.34 k \Omega
\end{aligned}
$$

## No Load Output Voltage Setting Resistor RFB and Adaptive Voltage Positioning Resistor RDRP

From Figure 14, the bias current of FB pin is 90 uA with $\mathrm{ROSC}=13.3 \mathrm{k} \Omega$.

$$
\begin{aligned}
& R_{F B}=\frac{R_{L_{-} M A X} * V_{O_{-} \text {NLOFST }}-V_{C_{-} \text {TOFST }} * n * R_{O}}{I_{F B} * R_{L_{-} M A X}}=\frac{0.64 * 10^{-3} * 20 * 10^{-3}-0.55 * 10^{-3} * 6 * 0.91 * 10^{-3}}{90 * 10^{-6} * 0.64 * 10^{-3}}=162 \Omega \\
& R_{D R P}=\frac{R_{F B} * R_{L_{-} M A X} * G_{C S_{-} M I N}}{n * R_{O}}=\frac{162 * 0.64 * 10^{-3} * 30.2}{6 * 0.91 * 10^{-3}}=576 \Omega
\end{aligned}
$$

## Body Braking Related Resistors Rbbfb and RbbdrP

N/A. The body braking during Dynamic VID is disabled.

IR3087PBF

## IR3087 EXTERNAL COMPONENTS

## PWM Ramp Resistor Rpwmrmp and Capacitor Cpwmrmp

Set PWM ramp magnitude VPWMRMP $=0.75 \mathrm{~V}$. Choose 100 pF for PWM ramp capacitor CPWMRMP, and calculate the resistor RPWMRMP,

$$
\begin{aligned}
R_{P W M R M P} & =\frac{V_{O}}{V_{I N} * f_{S W} * C_{P W M R M P} *\left[\ln \left(V_{I N}-V_{D A C}\right)-\ln \left(V_{I N}-V_{D A C}-V_{P W M R M P}\right)\right]} \\
& =\frac{1.28}{12 * 800 * 10^{3} * 100 * 10^{-12} *[\ln (12-1.3)-\ln (12-1.3-0.75)]}=18.2 \mathrm{k} \Omega
\end{aligned}
$$

## Inductor Current Sensing Capacitor Ccs+ and Resistors Rcs+ and Rcs-

Choose 47 nF for capacitor Ccs+, and calculate Rcs+,

$$
R_{C S+}=\frac{L / R_{L}}{C_{C S+}}=\frac{100 * 10^{-9} /\left(0.5 * 10^{-3}\right)}{47 * 10^{-9}}=4.22 \mathrm{k} \Omega
$$

The bias currents of CSIN+ and CSIN- are 0.25 uA and 0.4 uA respectively. Calculate resistor Rcs-,

$$
R_{C S-}=\frac{0.25}{0.4} * R_{C S+}=\frac{0.25}{0.4} * 4.22 * 10^{3}=2.61 \mathrm{k} \Omega
$$

## Combined Over Temperature and Phase Delay Setting Resistors RPhasex1, RPHASEx2 and RPhasex 3

The over temperature setting resistor divider is combined with the phase delay resistor divider. Set the temperature threshold at $115^{\circ} \mathrm{C}$, which corresponds to the IC die temperature of $116{ }^{\circ} \mathrm{C}$, and calculate the HOTSET threshold voltage corresponding to the temperature thresholds.

$$
V_{\text {HOTSET }}=4.73 * 10^{-3} * T_{J}+1.241=4.73 * 10^{-3} * 116+1.241=1.79 \mathrm{~V}
$$

The phase delay resistor ratios for phases 1 to 6 at 800 kHz of switching frequencies are RAPHASE $=0.665$, RAPHASE2 $=0.432$, RAPHASE3 $=0.198$, RAPHASE4 $=0.206$, RAPHASE $=0.401$ and RAPHASE5 $=0.597$ starting from downslope.

The over temperature setting voltage of phases $1,2,5$, and 6 is lower than the phase delay setting voltage, VBIAS*RAPHASEx. Pre-select RPHASE11=10k $\Omega$,

$$
\begin{aligned}
& R_{\text {PHASEx } 2}=\frac{\left(R A_{\text {PHASEx }} * V_{\text {BIAS }}-V_{\text {HOTSET }}\right) * R_{\text {PHASEx } 1}}{V_{\text {BIAS }} *\left(1-R A_{\text {PHASEx }}\right)}=\frac{(0.665 * 6.8-1.79) * 10 * 10^{3}}{6.8 *(1-0.665)}=12.1 \mathrm{k} \Omega \\
& R_{\text {PHASEx } 3}=\frac{V_{\text {HOTSET }} * R_{\text {PHASEx } 1}}{V_{\text {BIAS }} *\left(1-R A_{\text {PHASEx }}\right)}=\frac{1.79 * 12.1 * 10^{3}}{6.8 *(1-0.665)}=7.87 \mathrm{k} \Omega
\end{aligned}
$$

RPHASE21 $=10 \mathrm{k} \Omega$, RPHASE $22=2.94 \mathrm{k} \Omega$, RPHASE $23=4.64 \mathrm{k} \Omega$
RPHASE51=10k $\Omega$, RPHASE52 $=2.32 \mathrm{k} \Omega$, RPHASE53 $=4.42 \mathrm{k} \Omega$
RPHASE61 $=10 \mathrm{k} \Omega$, RPHASE62 $=8.25 \mathrm{k} \Omega$, RPHASE63 $=6.49 \mathrm{k} \Omega$
The over temperature setting voltage of Phases 3 and 4 is higher than the phase delay setting voltage, VBIAS*RAPHASEx. Pre-select RPHASEX1=10k $\Omega$,

$$
\begin{aligned}
& R_{\text {PHASE32 }}=\frac{\left(V_{\text {HOTSET }}-R A_{\text {PHASE } 3} * V_{\text {BIAS }}\right) * R_{\text {PHASE } 31}}{V_{\text {BIAS }}-V_{\text {HOTSET }}}=\frac{(1.79-0.198 * 6.8) * 10^{*} * 10^{3}}{6.8-1.79}=887 \Omega \\
& R_{\text {PHASE } 33}=\frac{R A_{\text {PHASE } 3} * V_{\text {BIAS }} * R_{\text {PHASE } 31}}{V_{\text {BIAS }}-V_{\text {HOTSET }}}=\frac{0.198 * 6.8 * 10 * 10^{3}}{6.8-1.79}=2.67 \mathrm{k} \Omega
\end{aligned}
$$

## International <br> Ier Rectifier

IR3087PBF

RPHASE41 $=10 \mathrm{k} \Omega$, RPHASE42 $=768 \Omega$, RPHASE43 $=2.80 \mathrm{k} \Omega$

## Bootstrap Capacitor Cbst

Choose Cbst=0.1uF
Decoupling Capacitors for Phase IC and Power Stage
Choose Cvcc=0.1uF, Cvccl=0.1uF

## Opti-Phase Resistors Rop1 and Rop2

Disable Opti-phase function for phase 1 to keep it running at any load condition. Set the Opti-Phase shedding current threshold for phases 2 to 5 at 20 A. Pre-select ROP21 $=10.0 \mathrm{k} \Omega$, and calculate ROP22.
$R_{O P 22}=\frac{R_{\text {OP21 }} *\left[\left(I_{O_{-} \text {OP }} / n\right) * R_{L}+V_{C S \_T O F S T}\right] * G_{C S}}{V_{\text {BIAS }}-\left[\left(I_{O \_ \text {OP }} / n\right) * R_{L}+V_{C S \_ \text {TOFST }}\right] * G_{C S}}=\frac{20 * 10^{3} *\left[(20 / 6) * 0.5 * 10^{-3}+0.55 * 10^{-3}\right] * 34}{6.8-\left[(20 / 6) * 0.5 * 10^{-3}+0.55 * 10^{-3}\right] * 34}=464 \Omega$
RoP31 $=$ ROP41 $=$ ROP51 $=$ ROP61 $=10.0 \mathrm{k} \Omega$
ROP32 $=$ ROP42 $=$ ROP52 $=$ ROP62 $=464 \Omega$

## VOLTAGE LOOP COMPENSATION

Type III compensation is used for the converter with only ceramic output capacitors. The crossover frequency and phase margin of the voltage loop can be estimated as follows.
$f_{C 1}=\frac{R_{D R P}}{2 \pi * C_{E} * G_{C S} * R_{F B} * R_{L E}}=\frac{576}{2 \pi *\left(62 * 22 * 10^{-6}\right) * 34 * 162 *\left(0.5 * 10^{-3} / 6\right)}=146 \mathrm{kHz}$
$\theta_{C 1}=90-A \tan (0.5) * \frac{180}{\pi}=63^{\circ}$
Choose $R_{F B 1}=\frac{2}{3} * R_{F B}=\frac{2}{3} * 162=110 \Omega$
Choose the desired crossover frequency fc (=140kHz) around fc1 estimated above, and calculate

$$
\begin{aligned}
& C_{F B}=\frac{1}{4 \pi * f_{C} * R_{F B 1}}=\frac{1}{4 \pi * 140 * 10^{3} * 110}=5.2 n F, \text { choose CFB }=5.6 \mathrm{nF} \\
& C_{D R P}=\frac{\left(R_{F B}+R_{F B 1}\right) * C_{F B}}{R_{D R P}}=\frac{(162+110) * 5.6 * 10^{-9}}{576}=2.7 n F \\
& R_{C P}=\frac{\left(2 \pi * f_{C}\right)^{2} * L_{E} * C_{E} * R_{F B} * V_{R A M P}}{V_{O}}=\frac{\left(2 \pi * 140 * 10^{3}\right)^{2} *\left(100 * 10^{-9} / 6\right) *\left(22 * 10^{-6} * 62\right) * 162 * 0.75}{1.3-20 * 10^{-3}}=1.65 \mathrm{k} \Omega \\
& C_{C P}=\frac{10 * \sqrt{L_{E} * C_{E}}}{R_{C P}}=\frac{10 * \sqrt{\left(100 * 10^{-9} / 6\right) *\left(22 * 10^{-6} * 62\right)}}{1.65 * 10^{3}}=27 \mathrm{nF}
\end{aligned}
$$

Choose CCP1=47pF to reduce high frequency noise.

## International

## CURRENT SHARE LOOP COMPENSATION

The crossover frequency of the current share loop fcı should be at least one decade lower than that of the voltage loop fc. Choose the crossover frequency of current share loop $\mathrm{fcI}=3.5 \mathrm{kHz}$, and calculate CsComp,

$$
\begin{aligned}
& F_{M I}=\frac{R_{P W M R M P} * C_{P W M R M P} * f_{S W} * V_{P W M R M P}}{\left(V_{I}-V_{P W M R M P}-V_{D A C}\right) *\left(V_{I}-V_{D A C}\right)}=\frac{18.2 * 10^{3} * 100 * 10^{-12} * 800 * 10^{3} * 0.75}{(12-0.75-1.3) *(12-1.3)}=0.011 \\
& C_{S C O M P}=\frac{0.65 * R_{\text {PWMRMP }} * V_{I} * I_{O} * G_{C S \_R O O M} * R_{L E} *\left[1+2 \pi * f_{C I} * C_{E} *\left(V_{O} / I_{O}\right)\right] * F_{M I}}{V_{O} * 2 \pi * f_{C I} * 1.05 * 10^{6}} \\
& =\frac{0.65 * 18.2 * 10^{3} * 12 * 105 * 34 *\left(0.5 * 10^{-3} / 6\right) *\left[1+2 \pi * 3500 * 22 * 10^{-6} * 62 *\left(1.33-105 * 9.1 * 10^{-4}\right) / 105\right] * 0.011}{\left(1.33-105 * 9.1 * 10^{-4}\right) * 2 \pi * 3500 * 1.05 * 10^{6}} \\
& =20.6 n F
\end{aligned}
$$

## LAYOUT GUIDELINES

The following layout guidelines are recommended to reduce the parasitic inductance and resistance of the PCB layout, therefore minimizing the noise coupled to the IC.

- Dedicate at least one middle layer for a ground plane, which is then split into signal ground plane (LGND) and power ground plane (PGND).
- Connect PGND to LGND pins of each phase IC to the ground tab, which is tied to LGND and PGND planes respectively through vias.
- In order to reduce the noise coupled to SCOMP pin of phase IC, use a dedicated wire to connect the capacitor Cscomp directly to LGND pin. However, connect PWM ramp capacitor CPWmRMP, phase delay programming resistor RPHASE2 or RPHASE3, decoupling capacitor CVCC to LGND plane through vias.
- Place current sense resistors and capacitors (Rcs+, Rcs-, Ccs+, and Ccs-) close to phase IC. Use Kelvin connection for the inductor current sense wires, but separate the two wires by ground polygon. The wire from the inductor terminal to RCS- should not cross over the fast transition nodes, i.e. switching nodes, gate drive outputs and bootstrap nodes.
- Place the decoupling capacitors CVCC and CVCCL as close as possible to VCC and VCCL pins of the phase IC respectively.
- Place the phase IC as close as possible to the MOSFETs to reduce the parasitic resistance and inductance of the gate drive paths.
- Place the input ceramic capacitors close to the drain of top MOSFET and the source of bottom MOSFET. Use combination of different packages of ceramic capacitors.
- There are two switching power loops. One loop includes the input capacitors, top MOSFET, inductor, output capacitors and the load; another loop consists of bottom MOSFET, inductor, output capacitors and the load. Route the switching power paths using wide and short traces or polygons; use multiple vias for connections between layers.



## International

## Ier Rectifier

## PCB Metal and Component Placement

- Lead land width should be equal to nominal part lead width. The minimum lead to lead spacing should be $\geq$ 0.2 mm to minimize shorting.
- Lead land length should be equal to maximum part lead length +0.2 mm outboard extension +0.05 mm inboard extension. The outboard extension ensures a large and inspectable toe fillet, and the inboard extension will accommodate any part misalignment and ensure a fillet.
- Center pad land length and width should be equal to maximum part pad length and width. However, the minimum metal to metal spacing should be $\geq 0.17 \mathrm{~mm}$ for 2 oz. Copper ( $\geq 0.1 \mathrm{~mm}$ for 1 oz. Copper and $\geq$ 0.23 mm for 3 oz . Copper)
- Four 0.3 mm diameter vias shall be placed in the pad land spaced at 1.2 mm , and connected to ground to minimize the noise effect on the IC, and to transfer heat to the PCB.



## Solder Resist

- The solder resist should be pulled away from the metal lead lands by a minimum of 0.06 mm . The solder resist mis-alignment is a maximum of 0.05 mm and it is recommended that the lead lands are all Non Solder Mask Defined (NSMD). Therefore pulling the S/R 0.06 mm will always ensure NSMD pads.
- The minimum solder resist width is 0.13 mm , therefore it is recommended that the solder resist is completely removed from between the lead lands forming a single opening for each "group" of lead lands.
- At the inside corner of the solder resist where the lead land groups meet, it is recommended to provide a fillet so a solder resist width of $\geq 0.17 \mathrm{~mm}$ remains.
- The land pad should be Solder Mask Defined (SMD), with a minimum overlap of the solder resist onto the copper of 0.06 mm to accommodate solder resist mis-alignment. In 0.5 mm pitch cases it is allowable to have the solder resist opening for the land pad to be smaller than the part pad.
- Ensure that the solder resist in-between the lead lands and the pad land is $\geq 0.15 \mathrm{~mm}$ due to the high aspect ratio of the solder resist strip separating the lead lands from the pad land.
- The 4 vias in the land pad should be tented with solder resist 0.4 mm diameter, or 0.1 mm larger than the diameter of the via.



## International <br> IER Rectifier

## Stencil Design

- The stencil apertures for the lead lands should be approximately $80 \%$ of the area of the lead lands. Reducing the amount of solder deposited will minimize the occurrence of lead shorts. Since for 0.5 mm pitch devices the leads are only 0.25 mm wide, the stencil apertures should not be made narrower; openings in stencils $<0.25 \mathrm{~mm}$ wide are difficult to maintain repeatable solder release.
- The stencil lead land apertures should therefore be shortened in length by $80 \%$ and centered on the lead land.
- The land pad aperture should be striped with 0.25 mm wide openings and spaces to deposit approximately $50 \%$ area of solder on the center pad. If too much solder is deposited on the center pad the part will float and the lead lands will be open.
- The maximum length and width of the land pad stencil aperture should be equal to the solder resist opening minus an annular 0.2 mm pull back to decrease the incidence of shorting the center land to the lead lands when the part is pushed into the solder paste.



## PACKAGE INFORMATION

20L MLPQ ( $4 \times 4 \mathrm{~mm}$ Body) $-\theta_{\mathrm{JA}}=32^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$


Note 1: Details of pin \#1 are optional, but must be located within the zone indicated. The identifier may be molded, or marked features.

| SYMBOL <br> DESIG | 20-PIN 4x4 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX |  |  |
|  | 0.80 | 0.90 | 1.00 |  |  |
| A1 | 0.00 | 0.02 | 0.05 |  |  |
| A3 | 0.20 REF |  |  |  |  |
| B | 0.18 | 0.23 |  |  | 0.30 |
| D | 4.00 BSC |  |  |  |  |
| D2 | 2.00 | 2.15 | 2.25 |  |  |
| E | 4.00 BSC |  |  |  |  |
| E2 | 2.00 | 2.15 | 2.25 |  |  |
| e | 0.50 BSC |  |  |  |  |
| L | 0.45 | 0.55 | 0.65 |  |  |
| R | 0.09 | -- | -- |  |  |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.

Data and specifications subject to change without notice. This product has been designed and qualified for the Consumer market. Qualification Standards can be found on IR's Web site.

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105
TAC Fax: (310) 252-7903
Visit us at www.if.com for sales contact information.
www.irf.com

