

#### COMPLEMENTARY N-CHANNEL AND P-CHANNEL MOSFET

#### **GENERAL DESCRIPTION**

The ALD1115 is a monolithic complementary N-channel and P-channel transistor pair intended for a broad range of analog applications. These enhancement-mode transistors are manufactured with Advanced Linear Devices' enhanced ACMOS silicon gate CMOS process. It consists of a N-channel MOSFET and a P-channel MOSFET in one package. The ALD1115 is a dual version of the quad complementary ALD1105.

The ALD1115 offers high input impedance and negative current temperature coefficient. The transistor pair is designed for precision signal switching and amplifying applications in +1V to +12V systems where low input bias current, low input capacitance and fast switching speed are desired. Since these are MOSFET devices, they feature very large (almost infinite) current gain in a low frequency, or near DC, operating environment. When connected in parallel with sources, drains and gates connected together, a CMOS analog switch can be constructed. In addition, the ALD1115 is intended as a building block for CMOS inverters, differential amplifier input stages, transmission gates, and multiplexer applications.

The ALD1115 is suitable for use in precision applications which require very high current gain, beta, such as current mirrors and current sources. The high input impedance and the high DC current gain of the field effect transistors result in extremely low current loss through the control gate. The DC current gain is limited by the gate input leakage current, which is specified at 30pA at room temperature. V+ is connected to the substrate, which is the most positive voltage potential of the ALD1115, usually SP(5). Similarly, V- is connected to the most negative voltage potential of the ALD1115, usually SN (1).

#### **FEATURES**

- Thermal tracking between N-channel and P-channel
- Low threshold voltage of 0.7V for both N-channel and P-channel MOSFETs
- · Low input capacitance
- High input impedance --  $10^{13}\Omega$  typical
- · Low input and output leakage currents
- Negative current (IDS) temperature coefficient
- Enhancement mode (normally off)
- DC current gain 10<sup>9</sup>
- Single N-channel MOSFET and single P-channel MOSFET in one package

# ORDERING INFORMATION ("L"suffix for lead free version)

| Operating Temperature Range* |                          |                                 |                           |  |  |  |  |  |
|------------------------------|--------------------------|---------------------------------|---------------------------|--|--|--|--|--|
| -55°C to +125°C              | 0°C to +70°C             | 0°C to +70°C                    | 0°C to +70°C              |  |  |  |  |  |
| 8-Pin<br>CERDIP<br>Package   | 8-Pin<br>MSOP<br>Package | 8-Pin<br>Plastic Dip<br>Package | 8-Pin<br>SOIC<br>Package  |  |  |  |  |  |
| ALD1115 DA                   | ALD1115 MAL              | ALD1115 PA<br>ALD1115PAL        | ALD1115 SA<br>ALD1115 SAL |  |  |  |  |  |

\* Contact factory for industrial temperature range.

#### **APPLICATIONS**

- · Precision current mirrors
- · Complementary push-pull linear drives
- · Discrete analog switches
- Analog signal choppers
- Differential amplifier input stage
- Voltage comparator
- Data converters
- Sample and Hold
- Analog current inverter
- Precision matched current sources
- CMOS inverter stage
- Diode clamps
- Source followers

#### **PIN CONFIGURATION**



#### **BLOCK DIAGRAM**



<sup>© 2006</sup> Advanced Linear Devices, Inc. 415 Tasman Drive, Sunnyvale, California 94089 -1706 Tel: (408) 747-1155 Fax: (408) 747-1286 http://www.aldinc.com

## **ABSOLUTE MAXIMUM RATINGS**

| Drain-source voltage, VDS    |                | 13.2V           |
|------------------------------|----------------|-----------------|
| Gate-source voltage, VGS     |                | 13.2V           |
| Power dissipation            |                | 500 mW          |
| Operating temperature range  | PA, SA package | 0°C to +70°C    |
|                              | DA package     | 55°C to +125°C  |
| Storage temperature range    |                | -65°C to +150°C |
| Lead temperature, 10 seconds |                | +260°C          |

# OPERATING ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C unless otherwise specified

| Parameter S                            |                      | N · | N - Channel |          |          | Test                                                                | Р-   | P - Channel |          |          | Test                                                                  |
|----------------------------------------|----------------------|-----|-------------|----------|----------|---------------------------------------------------------------------|------|-------------|----------|----------|-----------------------------------------------------------------------|
|                                        | Symbol               | Min | Тур         | Max      | Unit     | Conditions                                                          | Min  | Тур         | Max      | Unit     | Conditions                                                            |
| Gate Threshold<br>Voltage              | VT                   | 0.4 | 0.7         | 1.0      | V        | $I_{DS} = 1\mu A V_{GS} = V_{DS}$                                   | -0.4 | -0.7        | -1.0     | V        | $I_{DS} = -1\mu A \ V_{GS} = V_{DS}$                                  |
| Gate Threshold<br>Temperature<br>Drift | TC <sub>VT</sub>     |     | -1.2        |          | mV/°C    |                                                                     |      | -1.3        |          | mV/°C    |                                                                       |
| On Drain<br>Current                    | I <sub>DS</sub> (ON) | 3   | 4.8         |          | mA       | $V_{GS} = V_{DS} = 5V$                                              | -1.3 | -2          |          | mA       | $V_{GS} = V_{DS} = -5V$                                               |
| Trans<br>conductance                   | G <sub>fs</sub>      | 1   | 1.8         |          | mmho     | V <sub>DS</sub> = 5V I <sub>DS</sub> = 10mA                         | 0.25 | 0.67        |          | mmho     | $V_{DS} = -5V I_{DS} = -10mA$                                         |
| Output<br>Conductance                  | G <sub>OS</sub>      |     | 200         |          | μmho     | V <sub>DS</sub> = 5V I <sub>DS</sub> = 10mA                         |      | 40          |          | μmho     | V <sub>DS</sub> = -5V I <sub>DS</sub> = -10mA                         |
| Drain Source<br>ON Resistance          | R <sub>DS(ON)</sub>  |     | 350         | 500      | Ω        | V <sub>DS</sub> = 0.1V V <sub>GS</sub> = 5V                         |      | 1200        | 1800     | Ω        | $V_{DS} = -0.1V \ V_{GS} = -5V$                                       |
| Drain Source<br>Breakdown<br>Voltage   | BV <sub>DSS</sub>    | 12  |             |          | V        | $I_{DS} = 1\mu A V_{GS} = 0V$                                       | -12  |             |          | V        | $I_{DS} = -1\mu A V_{GS} = 0V$                                        |
| Off Drain<br>Current                   | I <sub>DS(OFF)</sub> |     | 10          | 400<br>4 | pA<br>nA | V <sub>DS</sub> =12V I <sub>GS</sub> = 0V<br>T <sub>A</sub> = 125°C |      | 10          | 400<br>4 | pA<br>nA | V <sub>DS</sub> = -12V V <sub>GS</sub> = 0V<br>T <sub>A</sub> = 125°C |
| Gate Leakage<br>Current                | I <sub>GSS</sub>     |     | 0.1         | 30<br>1  | pA<br>nA | V <sub>DS</sub> = 0V V <sub>GS</sub> =12V<br>T <sub>A</sub> = 125°C |      | 1           | 30<br>1  | pA<br>nA | V <sub>DS</sub> = 0V V <sub>GS</sub> =-12V<br>T <sub>A</sub> = 125°C  |
| Input<br>Capacitance                   | C <sub>ISS</sub>     |     | 1           | 3        | pF       |                                                                     |      | 1           | 3        | pF       |                                                                       |

#### P- CHANNEL TYPICAL PERFORMANCE CHARACTERISTICS

DRAIN SOURCE CURRENT

*OFF DRAIN SOURCE CURRENT* 

#### **OUTPUT CHARACTERISTICS**





# FORWARD TRANSCONDUCTANCE vs. DRAIN SOURCE VOLTAGE



FORWARD TRANSCONDUCTANCE

DRAIN SOURCE ON RESISTANCE





# DRAIN SOURCE ON RESISTANCE



# OFF DRAIN CURRENT vs. AMBIENT TEMPERATURE



#### N- CHANNEL TYPICAL PERFORMANCE CHARACTERISTICS

#### **OUTPUT CHARACTERISTICS**





## FORWARD TRANSCONDUCTANCE vs. DRAIN SOURCE VOLTAGE



FORWARD TRANSCONDUCTANCE

DRAIN SOURCE ON RESISTANCE

#### TRANSFER CHARACTERISTIC WITH SUBSTRATE BIAS



# **DRAIN SOURCE ON RESISTANCE**



# OFF DRAIN CURRENT vs. **AMBIENT TEMPERATURE**



# **TYPICAL APPLICATIONS**

#### **CURRENT SOURCE MIRROR**

# V+ = +5V Q3 Q4 ISET | SOURCE

I SOURCE = ISET

= V+ -Vt RSET

4

RSET

Q<sub>1</sub>, Q<sub>2</sub>: N - Channel MOSFET Q<sub>3</sub>, Q<sub>4</sub>: P - Channel MOSFET

Q<sub>1</sub>

#### **CURRENT SOURCE WITH GATE CONTROL**



### **CMOS INVERTER**



#### **CMOS ANALOG SWITCH**



# **TYPICAL APPLICATIONS**

## **DIODE-CONNECTED CONFIGURATION**

#### **SOURCE FOLLOWER**



#### **CASCODE CURRENT SOURCES**







$$I_{SOURCE} = I_{SET} = \frac{V + - 2Vt}{R_{SET}} \cong \frac{3}{R_{SET}}$$

Q1, Q2, Q3, Q4: P - Channel MOSFET