### MIC68220



### **Dual 2A LDO Regulator**

### **General Description**

The MIC68220 is a dual high peak current LDO regulator designed specifically for powering applications such as FPGA core voltages that require high start up current with lower nominal operating current. Capable of sourcing 2A of current per channel for start-up, the MIC68220 provides high power from a small MLF™ leadless package. The MIC68220 can also implement a variety of power-up and power-down protocols such as sequencing, tracking, and ratiometric tracking.

The MIC68220 operates from a wide input range of 1.65V to 5.5V, which includes all of the main supply voltages commonly available today. It is designed to drive digital circuits requiring low voltage at high currents (i.e. PLDs, DSP, microcontroller, etc.). The MIC68220 incorporates a delay pin (Delay) for control of power on reset output (POR) at turn-on and power-down delay at turn-off. In addition there is a ramp control pin (RC) for either tracking applications or output voltage slew rate adjustment at turn-on. This is important in applications where the load is highly capacitive and in-rush currents can cause supply voltages to fail and microprocessors or other complex logic chips to hang up.

The MIC68220's can be configured in two modes. In tracking mode, the output voltage of Vout1 drives the RC2 pin so that the Vout2 tracks Vout1 during turn-on and turn-off. In sequencing mode, POR1 of Vout1 drives the enable pin (EN2) of Vout2 so that it turns on after the Vout1 and turns off before (or after) Vout1. This behavior is critical for power-up and power-down control in multi-output power supplies. The MIC68220 is fully protected offering both thermal and current limit protection, and reverse current protection.

The MIC68220 has a junction temperature range of -40°C to +125°C and is available in an adjustable Vout1 & Vout2 version. The MIC68220 is offered in a low profile 4mm x 5mm 20ld MLF® package.

#### **Features**

- Stable with 4.7uF ceramic output capacitor
- Input voltage range: 1.65V to 5.5V
- 0.5V reference
- +1.0% initial output tolerance
- 2A maximum output current peak start up
- 1A Continuous Operating Current
- Tracking on turn-on and turn-off with pin strapping
- Timing Controlled Sequencing On/Off
- Programmable Ramp Control<sup>™</sup> for in-rush current limiting and slew rate control of the output voltage on Turn-On
- Power-on Reset (POR) supervisor with programmable delay time
- Single Master can control multiple Slave regulators with tracking output voltages
- Tiny 4mm x 5mm MLF® package
- Maximum dropout (V<sub>IN</sub> V<sub>OUT</sub>) of 400mV over temperature at 1A output current
- Adjustable Output Voltages
- Excellent line and load regulation specifications
- Logic controlled shutdown
- Thermal shutdown and current limit protection

## **Applications**

- FPGA/PLD Power Supply
- Networking/Telecom Equipment
- Microprocessor Core Voltage
- High Efficiency Linear Post Regulator
- Sequenced or Tracked Power Supply

MLF and MicroLead Frame is a registered trademark of Amkor Technologies

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Typical Application**



Sequenced Dual Power Supply for I/O and Core Voltage of µProcessor





Tracking Dual Power Supply for I/O and Core Voltage of  $\mu Processor$ 

### **Block Diagram**



# **Ordering Information**

| Part Number | Output<br>Current | Voltage | Junction<br>Temperature Range | Package                 |
|-------------|-------------------|---------|-------------------------------|-------------------------|
| MIC68220YML | 2.0A              | ADJ     | –40°C to +125°C               | PB-Free 20-Pin 4x5 MLF® |

NOTE: For additional voltage options, contact Micrel Marketing.

# **Pin Configuration**



# Pin Description (Pin Numbering may change depending on layout considerations)

| 1,2   | VIN1   | Input: Input voltage supply pin. Place a capacitor to ground to bypass the input supply                                                                                                                         |  |
|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3     | Delay1 | Delay. Capacitor to ground sets internal delay timer. Timer delays power-on reset (POR) output at turn-on, and ramp down at turn-off.                                                                           |  |
| 4     | RC1    | Ramp Control. May be voltage driven for tracking applications, or a capacitor to ground will set the slew rate of output voltage during start-up.                                                               |  |
| 5     | EN1    | Enable (Input): CMOS compatible input. Logic high = enable, logic low = shutdown                                                                                                                                |  |
| 6,7   | VIN2   | Input: Input voltage supply pin. Place a capacitor to ground to bypass the input supply                                                                                                                         |  |
| 8     | Delay2 | Delay. Capacitor to ground sets internal delay timer. Timer delays power-on reset (POR) output at turn-on, and ramp down at turn-off.                                                                           |  |
| 9     | RC2    | Ramp Control. May be voltage driven for tracking applications, or a capacitor to ground will set the slew rate of output voltage during start-up.                                                               |  |
| 10    | EN2    | Enable (Input): CMOS compatible input. Logic high = enable, logic low = shutdown                                                                                                                                |  |
| 11    | GND    | Ground                                                                                                                                                                                                          |  |
| 12    | POR2   | Power-on Reset: Open-drain output device indicates when the output is in regulation. High (open) means device is regulating within 10%. POR onset can be delayed using a single capacitor from Delay to ground. |  |
| 13    | ADJ2   | Adjustable regulators: Feedback input. Connect to external resistor voltage divider.                                                                                                                            |  |
| 13    | SNS2   | Fixed Output Voltage Regulators: Sense pin. Connect directly to VOUT2                                                                                                                                           |  |
| 14,15 | VOUT2  | Output Voltage: Output of voltage regulator. Place capacitor to ground to bypass the output voltage. Minimum load current is 100uA. Nominal bypass capacitor is 4.7uf.                                          |  |
| 16    | GND    | Ground                                                                                                                                                                                                          |  |
| 17    | POR1   | Power-on Reset: Open-drain output device indicates when the output is in regulation. High (open) means device is regulating within 10%. POR onset can be delayed using a single capacitor from Delay-to-ground. |  |
| 18    | ADJ1   | Adjustable regulators: Feedback input. Connect to external resistor voltage divider.                                                                                                                            |  |
| 18    | SNS1   | Fixed Output Voltage Regulators: Sense pin. Connect directly to VOUT1                                                                                                                                           |  |
| 19,20 | VOUT1  | Output Voltage: Output of voltage regulator. Place capacitor to ground to bypass the output voltage. Minimum load current is 100uA. Nominal bypass capacitor is 4.7uf.                                          |  |

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>IN</sub> )       | 6V                             |
|-----------------------------------------|--------------------------------|
| Enable Input Voltage (V <sub>EN</sub> ) | 0 to V <sub>IN +</sub> 0.3V    |
| POR (V <sub>POR</sub> )                 | V <sub>IN</sub> + 0.3V         |
| RC                                      | V <sub>IN</sub> + 0.3V         |
| Power Dissipation                       | Internally Limited (3)         |
| Junction Temperature                    | 40°C $\leq T_{J} \leq +125$ °C |
| Storage Temperature (T <sub>S</sub> )   | 65°C $\leq T_{J} \leq +150$ °C |
| ESD Rating <sup>(4)</sup>               | 2KV                            |

# Operating Ratings<sup>(2)</sup>

| Supply voltage (V <sub>IN</sub> )       | 1.65V to 5.5V                |
|-----------------------------------------|------------------------------|
| Enable Input Voltage (V <sub>EN</sub> ) | 0V to V <sub>IN</sub>        |
| Ramp Control (V <sub>RC</sub> )         | 0V to 5.5V                   |
| Junction Temperature Range              | 40°C $\leq T_J \leq +125$ °C |
| Package Thermal Resistance              |                              |
| 4x5 MLF-20 (θ <sub>JA</sub> )           | 27°C/W                       |

# Electrical Characteristics<sup>(5)</sup>

 $T_{A} = 25^{\circ}\text{C with V}_{IN} = V_{OUT} + 1\text{V}; \text{ V}_{EN} = V_{IN}; \text{ I}_{OUT} = 10\text{mA}; \textbf{bold} \text{ values indicate } -40^{\circ}\text{C} \leq T_{J} \leq +125^{\circ}\text{C}, \text{ unless noted}.$ 

| Parameter                                          | Conditions                                                                                        | Min           | Тур   | Max   | Units |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|
| Output Voltage Accuracy                            | $10\text{mA} < I_{\text{OUT}} < I_{\text{L(max)}}, V_{\text{OUT}} + 1 \le V_{\text{IN}} \le 5.5V$ | -2            |       | +2    | %     |
| Feedback Voltage                                   | Adjustable version only                                                                           | 0.49          | 0.50  | 0.51  | V     |
| Feedback Current                                   | Adjustable version only                                                                           |               | 10    |       | nA    |
| Output Voltage Line Regulation                     | $V_{IN} = V_{OUT} + 1V \text{ to } 5.0V$                                                          |               | 0.06  | 0.5   | V     |
| Output Voltage Load Regulation                     | I <sub>L</sub> = 10mA to 2A                                                                       |               | 0.3   | 1     | %     |
| V <sub>IN</sub> – V <sub>O</sub> ; Dropout Voltage | I <sub>L</sub> = 500mA                                                                            |               | 140   | 250   | mV    |
|                                                    | I <sub>L</sub> = 1.0A                                                                             |               | 200   | 400   | mV    |
|                                                    | I <sub>L</sub> = 2.0A                                                                             |               | 300   | 600   | mV    |
| Ground Pin Current                                 | I <sub>L</sub> = 10mA                                                                             |               | 1.5   |       | mA    |
|                                                    | I <sub>L</sub> = 500mA                                                                            |               | 7     | 15    | mA    |
|                                                    | I <sub>L</sub> = 1.0A                                                                             |               | 15    | 30    | mA    |
|                                                    | I <sub>L</sub> = 2.0A                                                                             |               | 42    | 80    | mA    |
| Shutdown Current                                   | V <sub>EN</sub> = 0V; V <sub>OUT</sub> = 0V                                                       |               | 0.01  | 10    | μA    |
| Current Limit                                      | V <sub>OUT</sub> = 0V; V <sub>IN</sub> = 3.0V                                                     | 2.0           | 3.4   | 6.0   | Α     |
| Start-up Time                                      | V <sub>EN</sub> = V <sub>IN</sub> ; C <sub>RC</sub> = Open                                        |               | 25    | 150   | μs    |
| Enable Input                                       |                                                                                                   |               | _     |       |       |
| Enable Input Threshold                             | Regulator enable                                                                                  | 1             |       |       | V     |
|                                                    | Regulator shutdown                                                                                |               |       | 0.2   | V     |
| Enable Hysteresis                                  |                                                                                                   | <b>50</b> 100 |       | 250   | mV    |
| Enable Input Current                               | V <sub>IL</sub> ≤ 0.2V (Regulator shutdown)                                                       |               | 0.8   |       | μΑ    |
|                                                    | V <sub>IH</sub> ≥ 1V (Regulator enable)                                                           |               | 2     |       | μΑ    |
| POR Output                                         |                                                                                                   |               | _     |       |       |
| I <sub>POR(LEAK)</sub>                             | V <sub>POR</sub> = 5.5V; POR = High                                                               |               |       | 1     | μA    |
|                                                    |                                                                                                   |               |       | 2     | μΑ    |
| V <sub>POR(LO)</sub>                               | Output Logic-Low Voltage (undervoltage condition), I <sub>POR</sub> = 1mA                         |               | 60    | 90    | mV    |
| V <sub>POR</sub> : V <sub>OUT</sub> Ramping Up     | Therefold 0/ of V halamanian                                                                      | 7.5           | 10    | 12.5  | %     |
| V <sub>OUT</sub> Ramping Down                      | Threshold, % of V <sub>OUT</sub> below nominal                                                    |               | 12.5  | 15    | %     |
| Delay Current                                      | V <sub>DELAY</sub> = 0.75V <b>0.7</b> 1                                                           |               | 1     | 1.3   | μA    |
| Delay Voltage (Note 6)                             | age ( <b>Note 6</b> ) V <sub>POR</sub> = High                                                     |               | 1.235 | 1.285 | V     |

| Parameter                               |  | Conditions                                                                        |     | Тур | Max | Units |
|-----------------------------------------|--|-----------------------------------------------------------------------------------|-----|-----|-----|-------|
| Ramp Control                            |  |                                                                                   |     |     |     |       |
| I <sub>RC</sub>                         |  | Ramp Control Current; V <sub>RC</sub> = 0.75V                                     | 0.7 | 1   | 1.3 | μA    |
| I <sub>DISCHARGE(OUTPUT)</sub> (Note 7) |  | $V_{OUT} = 0.5V_{REF}, V_{RAMP} = 0V$                                             | 25  | 45  | 70  | mA    |
| Tracking Accuracy: Fixed                |  | 200mV < V <sub>RC</sub> < V <sub>TARGET</sub> ; Measure (VOUT – V <sub>RC</sub> ) | -50 | 25  | 100 | mV    |
| (Note 8)                                |  |                                                                                   |     |     |     |       |
| Tracking Accuracy: Adjustable           |  | Measure (VOUT - V <sub>RC</sub> x (V <sub>TARGET</sub> / 500mV))                  | -10 | 15  | 50  | mV    |
| (Note 8)                                |  |                                                                                   |     |     |     |       |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- 3. The maximum allowable power dissipation of any  $T_A$  (ambient temperature) is  $P_{D(max)} = T_{J(max)} T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will result in excessive die temperature, and the regulator will go into thermal shutdown.
- 4. Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF.
- 5. Specification for packaged product only.
- 6. Timer High Voltage along with Delay pin current (1μA nom) determines the delay per uF of capacitance. Typical delay is 1.1sec/μf
- 7. Discharge current is the current drawn from the output to ground to actively discharge the output capacitor during the shutdown process.
- 8. V<sub>TARGET</sub> is the output voltage of an adjustable with customer resistor divider installed between VOUT and Adj/Sns pin, or the rated output voltage of a fixed device.

## **Typical Characteristics**



MIC68220 Micrel

# **Typical Characteristics**





MIC68220 Micrel

## **Functional Characteristics**







### **Applications Information**

### **Enable Input**

The MIC68220 features a TTL/CMOS compatible positive logic enable input for on/off control of the device. High (>1V) enables the regulator while low (<.2V) disables the regulator. In shutdown the regulator consumes very little current (only a few microamperes of leakage). For simple applications the enable (EN) can be connected to  $V_{IN}$  (IN). While MIC68220 only requires a few µA's of enable current to turn on, actual enable pin current will depend on the overdrive (voltage exceeding 1V) in each particular application.

#### **Enable Connections for Logic Driven input**



### Enable Connection for V<sub>IN</sub>-Driven and/or Slow **Risetime Inputs**



#### **Input Capacitor**

An input capacitor of 1µF or greater is recommended when the device is more than 4 inches away from the bulk supply capacitance, or when the supply is a battery. Small surface mount chip capacitors can be used for the bypassing. The capacitor should be place within 1 inch of the device for optimal performance. Larger values will help to improve ripple rejection by bypassing the regulator input, further improving the integrity of the output voltage.

#### **Output Capacitor**

The MIC68220 requires an output capacitor for stable operation. As a µCap LDO, the MIC68220 can operate with ceramic output capacitors of 4.7µF or greater with ESR's ranging from a  $0m\Omega$  to over 300m $\Omega$ . Values of greater than 4.7 $\mu$ F improve transient response and noise reduction at high frequency. X7R/X5R dielectric-type ceramic capacitors are recommended because of their superior temperature performance. X7R-type capacitors change capacitance by 15% over their operating temperature range and are the most stable type of ceramic capacitors. Larger capacitances can be achieved by placing tantalum or aluminum electrolytics in parallel with the ceramic capacitor. For example, a 100µF electrolytic in parallel with a 4.7µF ceramic can provide the transient and high frequency noise performance of a 100µF ceramic significantly lower cost. undershoot/overshoot performance will depend on both the values and ESR/ESL of the capacitors.

#### Adjustable Regulator Design



Adjustable Regulator with Resistors

The adjustable MIC68220 output voltage can be programmed from 0.5V to 5.5V using a resistor divider from output to the SNS pin. Resistors can be quite large, up to  $1M\Omega$  because of the very high input impedance and low bias current of the sense amplifier. Typical sense input currents are less than 30nA which causes less than 0.3% error with R1 and R2 less than or equal to  $100K\Omega$ . For large value resistors (>50K) R1 should be bypassed by a small capacitor ( $C_{FF} = 0.1\mu F$  bypass capacitor) to avoid instability due to phase lag at the ADJ/SNS input.

The output resistor divider values are calculated by:

$$V_{OUT} = 0.5V \left( \frac{R1}{R2} + 1 \right)$$

#### Power on Reset (POR) and Delay (DLY)

The power-on reset output (POR) is an open-drain N-Channel device requiring a pull-up resistor to either the input voltage or output voltage for proper voltage levels. POR is driven by the internal timer so that the release of POR at turn-on can be delayed for as much as 1 second. POR is always pulled low when enable (EN) is pulled low or the output goes out of regulation by more than 10% due to loading conditions.

The internal timer is controlled by the DLY pin which has a bidirectional current source and two limiting comparators. A capacitor connected from DLY-to-GND sets the delay time for two functions. On start up, DLY sets the time from power good to the release of the POR. At shut down, the delay sets the time from disable (EN pin driven low) to actual ramp down of the output voltage. The current source is +/-1µA, which charges the capacitor from ~150mV (nominal disabled DLY voltage) to ~1.25V. At turn on, the DLY cap begins to charge when the output voltage reaches 90% of the target value. When the capacitor reaches 1.25V, the output of the POR is released to go high. At turn off, the DLY cap begins to discharge when the EN is driven low. When the cap reaches ~150mV the

output is ramped down. Both delays are nominally the same, and are calculated by the same formula:

$$T_{DLY} = \left(1.1\right) \left(\frac{C_{DLY}}{1\mu A}\right)$$

Scale Factor is:

1.1 seconds/microfarad.

1.1 milliseconds/nanofarad, or

1.1 microseconds/picofarad.

 $T_{\text{DLYOFF}}$  is the time from lowering of EN to the start of ramp down on the off cycle.  $T_{\text{POR}}$  is the time from raising of EN to the release (low to high edge) of the POR. This behavior means that a  $\mu\text{P}$  or other complex logic system guarantees that power has been good for a known time before the POR is released. They are further guaranteed that once POR is pulled low, they have a known time to 'tidy up' memory or other registers for a well controlled shutdown. In Master/Slave configurations the timers can be used to assure that the Master is always accurately regulating when the Slave is on.

#### Ramp Control

The ramp control (RC) has a bidirectional current source and a sense amplifier, which together are used to control the voltage at the output. When RC is below the target voltage (nominal output voltage for fixed voltage parts, 0.5V for adjustable parts) the RC pin controls the output voltage. When RC is at or above the target voltage, the output is controlled by the internal regulator.

# Tracking Applications: Driving RC from a Voltage Source

Fixed Parts: If RC is driven from another (Master) regulator the two outputs will track each other until the Master exceeds the target voltage of the Slave regulator. Typically the output of the MIC68220 will track above the RC input by 30mV to 70mV. This offset is designed to allow Master/Slave tracking of same-voltage regulators. Without the offset, same-voltage Master/Slave configurations could suffer poor regulation.

Adjustable Parts: The RC pin on adjustable versions operates from 0V to 0.5V. To implement tracking on an adjustable version, an external resistor divider must be used. This divider is the nearly same ratio as the voltage setting divider used to drive the Sense/Adj pin. It is recommended that the ratio be adjusted to track ~50mV (2% to 3%) above the target voltage if the Master and Slave are operating at the same target voltage.

#### Ramp Up: Cap Controlled Slew Rate

If a capacitor is connected to RC, the bidirectional current source will charge the cap during startup and discharge the cap during shutdown. The size of the capacitor and the RC current (1µA nom) control the slew rate of the output voltage during startup. For example, to ramp up a 1.8V regulator from zero to full output in 10mSec requires a 5.6nF capacitor.

For Fixed Versions:

$$T_{RC} = V_{OUT} \left( \frac{C_{RC}}{1\mu A} \right) \quad SR_{ON} = \left( \frac{1\mu A}{C_{RC}} \right)$$

Similarly, to slew an adjustable (any output voltage) from 0 to full output in 10mSec requires a 20nF cap.

For Adjustable Versions:

$$T_{RC} = 0.5V \left( \frac{C_{RC}}{1\mu A} \right)$$
  $SR_{ON} = 2V_{OUT} \left( \frac{1\mu A}{C_{RC}} \right)$ 

#### Ramp Down: Turn Off Slew Rate

When EN is lowered and the DLY pin has discharged, the RC pin and the OUT pin slew toward zero. For fixed voltage devices, the RC pin slew rate is 2 to 3 times the SR<sub>ON</sub> defined above. For adjustable voltage devices the RC pin slew is much higher. In both cases, turn off slew rate may be determined by the RC pin for low values of output capacitor, or by the maximum discharge current available at the output for large values of output capacitor. Turn off slew rate is not a specified characteristic of the MIC68220.

#### **Sequencing Configurations**

Sequencing refers to timing based Master/Slave control between regulators. It allows a Master device to control the start and stop timing of a single or multiple Slave devices. In typical sequencing the Master POR drives the Slave EN. The sequence begins with the Master EN driven high. The Master output ramps up and triggers the Master DLY when the Master output reaches 90%. The Master DLY then determines when the POR is released to enable the Slave device. When the Master EN is driven low, the Master POR is immediately pulled low causing the Slave to ramp down. However, the Master output will not ramp down until the Master DLY has fully discharged. In this way, the Master power can remain good after the Slave has been ramped down.

In sequencing configurations the Master DLY controls the turn-on time of the Slave and the Slave DLY controls the turn-off time of the Slave.

#### **Sequencing Connections**



#### **Delayed Sequencing**

 $C_{DLY2} > C_{DLY1}$  [ $C_{DLY2}=2nF; C_{DLY1}=1nF$ ]



#### Windowed Sequencing

 $C_{DLY2} < C_{DLY1}$  [ $C_{DLY2}=1nF; C_{DLY1}=2nF$ ]



#### **Tracking Configurations**

#### **Normal Tracking**

In normal tracking the Slave RC pin is driven from the Master output. Internal control buffering assures that the output of the Slave is always slightly above the Master to guarantee that the Slave properly regulates (based on its own internal reference) if Master and Slave are both fixed voltage devices of the same output voltage. The schematic and plot below show a 1.2 volt device tracking a 1.8 volt device through the entire turn-on / turn-off sequence. Note that since the RC pin will overdrive the target voltage (to assure proper regulation) the ramp down delay is longer than the POR delay during turn-on.

#### **Fixed Voltage Devices**





Fixed voltage versions of MIC68220 have two internal voltage dividers: one for setting the output voltage and the other for driving the tracking circuitry. Adjustable parts have up to two external dividers: one from output to SNS (to set the output voltage) and one from the output to the Slave RC pin (in tracking configurations). Also, the RC pin in fixed parts operates at the same voltage as the output, whereas the RC pin in adjustable parts operates at the 0.5V reference. To setup a normal tracking configuration, the divider driving the Slave RC pin is the same ratio (or nearly the same - if both Master and Slave are set to the same output voltage, the Slave RC divider should be adjusted 2% to 4% higher) as the divider driving the Slave SNS pin. This is shown below.

#### Adjustable Voltage devices





#### Ratiometric Tracking

Ratiometric tracking allows independent ramping speeds for both regulators so that the regulation voltage is reached at the same time. This is accomplished by adding a resistor divider between the Master output pin and the Slave RC pin. The divider should be scaled such that the Slave RC pin reaches or exceeds the target output voltage of the Slave as the Master reaches its target voltage.

### **Fixed Voltage Devices**





#### Ratiometric tracking may be used with adjustable parts by simply connecting the RC pins of the Master and Slave. Use a single RC capacitor of twice the normal value (since twice the current is injected into the single RC cap). Alternatively, adjustable parts may use ratiometric tracking in a manner similar to standard tracking, with the tracking divider changed to the same resistor ratio driving the Master Adj/Sns pin.

#### Adjustable Voltage Devices





#### Final Note on Tracking

The MIC68220 does not fully shutdown until the output load is discharged to near zero. If RC is driven from an external source in a tracking configuration, and the external source does not go to zero on shutdown, then it may prevent complete shutdown of the MIC68220. This will not cause damage, but some Q current will remain and may cause concern in a battery operated portable equipment. Also, when RC is driven in tracking mode, pulling EN low will not cause the output to drop. Maintaining low EN in tracking mode simply means that the MIC68220 will shutdown when the tracking voltage gets near zero. In no case can the MIC68220 enter the tracking mode unless EN is pulled high.

### Package Information



20-Pin 4mm x 5mm MLF (ML)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2004 Micrel, Incorporated.

| Revision History |                                          |             |                                     |  |
|------------------|------------------------------------------|-------------|-------------------------------------|--|
| Date             | Revision Edits by: Description of Change |             | Description of Change               |  |
|                  | 1.0                                      |             | Initial Spec                        |  |
| 6/15/06          | 1.1                                      | M. Mclean   | Coversion of drawings Micrel Format |  |
| 9/21/06          |                                          | M. Galinski | Edits                               |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |
| ·                |                                          |             |                                     |  |
| ·                |                                          |             |                                     |  |
|                  |                                          |             |                                     |  |