

Silicon Image's Sil 2022 serializer/deserializer (SerDes) is capable of transmitting and receiving data at 1.0625 and 2.125 gigabits-per-second (Gbps). Targeted at Fibre Channel applications, the Sil 2022 SerDes is designed for power, performance and price. Making use of a robust, CMOS design that significantly reduces power dissipation and jitter, the Sil 2022 provides a low-cost solution for applications that require a high-performance Fibre Channel SerDes.

Available in a 64-pin, 14x14 mm MQFP package, the Sil 2022 supports selectable transmit and receive data rates for automatic speed negotiation and a narrow 10-bit SSTL\_2-compatible interface for parallel data input/output.

The Sil 2022 SerDes leverages much of the circuit innovation at the physical layer of Silicon Image's proprietary reduced overhead Multi-layer Serial Link (MSL<sup>™</sup>) architecture, pioneered and proven through the company's market-leading PanelLink<sup>®</sup> products. MSL technology is a multi-layer approach to providing robust, cost-effective, multi-gigabit semiconductor solutions on a single chip for high-bandwidth applications.

### **Fibre Channel Applications**

- Host Bus Adapters
- Hubs and Switches
- Disk Drives
- RAID Systems
- High-Speed Backplanes





# SiI 2022 | Fibre Channel SerDes



## Sil 2022 Features

Fibre Channel SerDes

### General

- Fibre Channel-compliant
- Multi-rate: 1.0625 Gbps and 2.125 Gbps

## Low Power

- Single 3.3V supply for core circuits and high-speed I/O
- Power dissipation: 450 mW

## **Cost Effective**

- Standard CMOS technology
- Compact 64-pin, 14x14mm MQFP (Metric Quad Flat Pack)

## Narrow Parallel I/O Interface

- 10-bit interface with DDR for 2.125 Gbps mode
- SSTL\_2 and High-Speed Parallel Interface (HSPI)-compliant
- Separate transmit byte clock (TBC) for latching parallel input data

## Highly Reliable Serial Interface

- Separately selectable Tx and Rx data rates
- Very-low-jitter PLL: 3.3 ps (random jitter), 32 ps (deterministic jitter)
- Variable pre-emphasis control
- Variable on-chip termination resistor
- Full ESD tolerance to 2 kV

## **Proven Technology**

- MSL<sup>™</sup>-based technology proven with PanelLink<sup>®</sup> ICs for the PC and CE markets (2-5 Gbps, over 30M units shipped)
- Robust design for "noisy"
  environments

#### Part Number - Sil2022CM64

©2002 Silicon Image, Inc. All rights reserved. Silicon Image, the Silicon Image logo, MSL, Sil, Sil 2022, Sil 2023, and PanelLink are trademarks or registered trademarks of Silicon Image, Inc. in the United States and other countries. Product specifications are subject to change without notice. Printed in the U.S.A. 6/02 Sil-PB-0028

Silicon Image, Inc. 1060 E. Arques, Sunnyvale, CA 94085 T 408.616.4000 F 408.830.9530 www.siliconimage.com