2.7V to 11V # LMH6611/LMH6612 PowerWise® Single Supply 345 MHz Rail-to-Rail Output Amplifiers ### **General Description** The LMH6611 (single, with shutdown) and LMH6612 (dual) are 345 MHz rail-to-rail output amplifiers consuming just 3.2 mA of quiescent current per channel and designed to deliver high performance in power conscious single supply systems. The LMH6611 and LMH6612 have precision trimmed input offset voltages with low noise and low distortion performance as required for high accuracy video, test and measurement, and communication applications. The LMH6611 and LMH6612 are members of the PowerWise family and have an exceptional power-to-performance ratio. With a trimmed input offset voltage of 0.022 mV and a high open loop gain of 103 dB the LMH6611 and LMH6612 meet the requirements of DC sensitive high speed applications such as low pass filtering in baseband I and Q radio channels. These specifications combined with a 0.01% settling time of 100 ns, a low noise of 10 nV/ $\sqrt{\text{Hz}}$ and better than 102 dBc SFDR at 100 kHz make these amplifiers particularly suited to driving 10, 12 and 14-bit high speed ADCs. The 45 MHz 0.1 dB bandwidth (A<sub>V</sub> = 2) driving 2 V<sub>PP</sub> into 150 $\Omega$ allows the amplifiers to be used as output drivers in 1080i and 720p HDTV applications. The input common mode range extends from 200 mV below the negative supply rail up to 1.2V from the positive rail. On a single 5V supply with a ground terminated 150 $\Omega$ load the output swings to within 55 mV of the ground, while a mid-rail terminated 1 k $\Omega$ load will swing to 77 mV of either rail. The amplifiers will operate on a 2.7V to 11V single supply or $\pm 1.35 V$ to $\pm 5.5 V$ split supply. The LMH6611 single is available in 6-Pin TSOT23 and has an independent active low disable pin which reduces the supply current to 120 $\mu A.$ The LMH6612 is available in 8-Pin SOIC. Both the LMH6611 and LMH6612 are available in $-40\,^{\circ}\text{C}$ to $+125\,^{\circ}\text{C}$ extended industrial temperature grade. #### **Features** Operating voltage range $V_S=5V,\,R_L=1~k\Omega,\,T_A=25^{\circ}C$ and $A_V=+1,$ unless otherwise specified. | _ | eporaning romago range | | |---|-------------------------------------------------------|-----------------| | | Supply current per channel | 3.2 mA | | | Small signal bandwidth | 345 MHz | | | Open loop gain | 103 dB | | | Input offset voltage | 0.022 mV | | | Slew rate | 460 V/µs | | | 0.1 dB bandwidth | 45 MHz | | | Settling time to 0.1% | 67 ns | | | Settling time to 0.01% | 100 ns | | | SFDR (f = 100 kHz, $A_V = 2$ , $V_{OUT} = 2 V_{PP}$ ) | 102 dBc | | | Low voltage noise | 10 nV/√Hz | | | Output current | ±100 mA | | | CMVR | -0.2V to $3.8V$ | | _ | Deltas Deltasassa | | - Rail-to-Rail output - -40°C to +125°C temperature range ### **Applications** - ADC driver - DAC buffer - Active filters - High speed sensor amplifier - Current sense amplifier - 1080i and 720p analog video amplifier - STB, TV video amplifier - Video switching and muxing ## **Typical Application** PowerWise® is a registered trademark of National Semiconductor. WEBENCH® is a registered trademark of National Semiconductor Corporation. ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. ESD Tolerance (Note 2) Human Body Model For input pins only 2000V For all other pins 2000V Machine Model 200V Charge Device Model 1000V Supply Voltage $(V_S = V^+ - V^-)$ 12V Junction Temperature (Note 3) 150°C max ### **Operating Ratings** (Note 1) Supply Voltage ( $V_S = V^+ - V^-$ ) 2.7V to 11V Ambient Temperature Range (Note 3) $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ Package Thermal Resistance (θ,IA) 6-Pin TSOT23 231°C/W 8-Pin SOIC 160°C/W +3V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $T_J = +25^{\circ}C$ , $V^+ = 3V$ , $V^- = 0V$ , $V_S = V^+ - V^-$ , $\overline{DISABLE} = 3V$ , $V_{CM} = V_O = V^+/2$ , $A_V = +1$ , $R_F = 0\Omega$ , when $A_V \neq +1$ then $R_F = 560\Omega$ , $R_L = 1$ k $\Omega$ . Boldface limits apply at temperature extremes. (Note 4) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|------------------------------|-------------------------------------------------------------------------|--------------------------------|-------|--------|--------| | | L | 1 | (Note 8) (Note 7) (Note 8) | | | | | | cy Domain Response | T | 1 | 005 | | | | SSBW | -3 dB Bandwidth Small Signal | $A_V = 1, R_L = 1 \text{ k}\Omega, V_{OUT} = 0.2 V_{PP}$ | | 305 | | MHz | | | | $A_V = 2, -1, R_L = 1 \text{ k}\Omega, V_{OUT} = 0.2 V_{PP}$ | | 115 | | | | GBW | Gain Bandwidth | $A_V = 10, R_F = 2 k\Omega, R_G = 221\Omega, R_L = 1 k\Omega,$ | 115 | 135 | | MHz | | | | $V_{OUT} = 0.2 V_{PP}$ | | | | | | LSBW | -3 dB Bandwidth Large Signal | $A_V = 1, R_L = 1 k\Omega, V_{OUT} = 1.5 V_{PP}$ | | 90 | | MHz | | | | $A_V = -1$ , $R_L = 150\Omega$ , $V_{OUT} = 2 V_{PP}$ | | 85 | | | | Peak | Peaking | A <sub>V</sub> = 1 | | 1.0 | | dB | | 0.1 | 0.1 dB Bandwidth | $A_V = 1, V_{OUT} = 0.5 V_{PP}, R_L = 1 k\Omega$ | | 33 | | | | dBBW | | $A_V = 2$ , $V_{OUT} = 0.5 V_{PP}$ , $R_L = 1 k\Omega$ | | 65 | | | | | | $R_F = R_G = 560\Omega$ | | | | MHz | | | | $A_V = 2$ , $V_{OUT} = 1.5 V_{PP}$ , $R_L = 150 \Omega$ , | | 47 | | | | | | $R_F = R_G = 510\Omega$ | | | | | | DG | Differential Gain | A <sub>V</sub> = 2, 4.43 MHz, 0.6V < V <sub>OUT</sub> < 2V, | | 0.03 | | % | | | | $R_{L} = 150\Omega$ to V+/2 | | | | | | DP | Differential Phase | A <sub>V</sub> = 2, 4.43 MHz, 0.6V < V <sub>OUT</sub> < 2V, | | 0.06 | | deg | | | | $R_{L} = 150\Omega$ to V+/2 | | | | | | Time Dor | nain Response | | | | | | | t <sub>r</sub> /t <sub>f</sub> | Rise & Fall Time | 1.5V Step, A <sub>V</sub> = 1 | | 2.8 | | ns | | SR | Slew Rate | 2V Step, A <sub>V</sub> = 1 | | 330 | | V/µs | | t <sub>s_0.1</sub> | 0.1% Settling Time | 2V Step, A <sub>V</sub> = −1 | | 74 | | | | t <sub>s_0.01</sub> | 0.01% Settling Time | 2V Step, A <sub>V</sub> = −1 | | 116 | | ns | | Noise and | d Distortion Performance | | • | • | | | | SFDR | Spurious Free Dynamic Range | $f_C = 100 \text{ kHz}, A_V = -1, V_{OUT} = 2 V_{PP}$ | | 109 | | | | | | $f_{\rm C} = 1 \text{ MHz}, A_{\rm V} = -1, V_{\rm OUT} = 2 V_{\rm PP}$ | | 97 | | dBc | | | | $f_C = 5 \text{ MHz}, A_V = -1, V_{OUT} = 2 V_{PP}$ | | 80 | | | | e <sub>n</sub> | Input Voltage Noise | f = 100 kHz | | 10 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | f = 100 kHz | | 2 | | pA/√Hz | | CT | Crosstalk | f = 5 MHz, V <sub>IN</sub> = 2 V <sub>PP</sub> | | 71 | | dB | | | (LMH6612) | - / IIN PP | | | | | | Input, DC | Performance | - | • | | | | | V <sub>os</sub> | Input Offset Voltage | $V_{CM} = 0.5V$ | | 0.022 | ±0.600 | | | | (LMH6611) | | | | ±1.0 | mV | | | Input Offset Voltage | $V_{CM} = 0.5V$ | | 0.015 | ±0.600 | '''V | | | (LMH6612) | | | | ±1.2 | | | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------|--------------------------------------------------------------|---------------------------------------------------------------------|----------|----------|------------------------|-----------| | TO1/ | + Off+\/- | (Al-t- 5) | (Note 8) | (Note 7) | (Note 8) | 11/0.0 | | TCV <sub>OS</sub> | Input Offset Voltage Average Drift | Orift (Note 5) 0.1 $V_{CM} = 0.5V$ $-5.9$ $-10.1$ | | μV/°C | | | | l <sub>B</sub> | Input Bias Current | $V_{CM} = 0.5V$ | | -5.9 | -10.1<br>- <b>11.1</b> | μΑ | | Io | Input Offset Current | | | 0.01 | ±0.5<br>± <b>0.7</b> | μΑ | | C <sub>IN</sub> | Input Capacitance | | | 2.5 | | pF | | R <sub>IN</sub> | Input Resistance | | | 6 | | $M\Omega$ | | CMVR | Input Voltage Range | DC, CMRR ≥ 76 dB | -0.2 | | 1.8 | V | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> Stepped from –0.1V to 1.7V | 79 | 98 | | dB | | A <sub>OL</sub> | Open Loop Gain | $R_{L} = 1 \text{ k}\Omega, V_{OUT} = 2.7V \text{ to } 0.3V$ 89 101 | | | | | | | | R <sub>L</sub> = 150Ω, V <sub>OUT</sub> = 2.5V to 0.5V | 78 | 85 | | dB | | Output Do | C Characteristics | 7 2 301 | | l | | | | V <sub>O</sub> | Output Swing High (LMH6611)<br>(Voltage from V+ Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to V+/2}$ | | 59 | 72<br><b>76</b> | | | | | $R_L$ =150 $\Omega$ to V+/2 | | 133 | 169<br><b>182</b> | | | | Output Swing High (LMH6612)<br>(Voltage from V+ Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to V+/2}$ | | 58 | 68<br><b>73</b> | | | | | $R_L$ =150 $\Omega$ to V+/2 | | 131 | 157<br><b>172</b> | | | | Output Swing Low (LMH6611) (Voltage from V- Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to V}^{+/2}$ | | 59 | 74<br><b>80</b> | mV | | | | $R_L$ =150 $\Omega$ to V+/2 | | 133 | 171<br><b>188</b> | | | | | $R_L = 150\Omega$ to V- | | 42 | 52<br><b>56</b> | | | | Output Swing Low (LMH6612) (Voltage from V- Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to V}^{+/2}$ | | 61 | 71<br><b>79</b> | | | | | $R_L$ =150 $\Omega$ to V+/2 | | 139 | 168<br><b>187</b> | | | | | R <sub>L</sub> = 150Ω to V- | | 45 | | | | I <sub>OUT</sub> | Linear Output Current | V <sub>OUT</sub> = V+/2 (Note 6) | | ±70 | | mA | | R <sub>O</sub> | Output Resistance | f = 1 MHz | | 0.07 | | Ω | | Enable Pi | n Operation | | | | | | | | Enable High Voltage Threshold | Enabled (Note 9) | 2.0 | | | V | | | Enable Pin High Current | V <sub>DISABLE</sub> = 3V | | 0.001 | | μΑ | | | Enable Low Voltage Threshold | Disabled (Note 9) | | | 1.0 | V | | | Enable Pin Low Current | V <sub>DISABLE</sub> = 0V | | 0.8 | | μΑ | | t <sub>on</sub> | Turn-On Time | | | 18 | | ns | | t <sub>off</sub> | Turn-Off Time | | | 50 | | ns | | | pply Performance | | 1 | 1 | | | | PSRR | Power Supply Rejection Ratio | DC, $V_{CM} = 0.5V$ , $V_{S} = 2.7V$ to 11V | 81 | 96 | | dB | | I <sub>S</sub> | Supply Current (LMH6611) | $R_L = \infty$ | | 3.0 | 3.4<br><b>3.8</b> | mA | | | Supply Current (LMH6612) (per channel) | R <sub>L</sub> = ∞ | | 2.95 | 3.45<br><b>3.9</b> | IIIA | | I <sub>SD</sub> | Disable Shutdown Current (LMH6611) | DISABLE = 0V | | 101 | 132 | μΑ | +5V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $T_J$ = +25°C, V+ = 5V, V- = 0V, V<sub>S</sub> = V+ - V-, $\overline{DISABLE}$ = 5V, V<sub>CM</sub> = V<sub>O</sub> = V+/2, A<sub>V</sub> = +1, R<sub>F</sub> = 0Ω, when A<sub>V</sub> ≠ +1 then R<sub>F</sub> = 560Ω, R<sub>L</sub> = 1 kΩ. Boldface limits apply at temperature extremes. | Symbol | Parameter | Condition | Min<br>(Note 8) | Typ<br>(Note 7) | Max<br>(Note 8) | Units | |--------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-----------------|------------------------|---------| | Frequenc | y Domain Response | | 1 ( / | , | ( / | | | SSBW | -3 dB Bandwidth Small Signal | $A_V = 1, R_L = 1 \text{ k}\Omega, V_{OUT} = 0.2 V_{PP}$ | | 345 | | | | | | $A_V = 2, -1, R_L = 1 \text{ k}\Omega, V_{OUT} = 0.2 V_{PP}$ | | 112 | | MHz | | GBW | Gain Bandwidth | $A_V = 10, R_F = 2 k\Omega, R_G = 221\Omega, R_L = 1 k\Omega, V_{OUT} = 0.2 V_{PP}$ | 115 | 135 | | MHz | | LSBW | -3 dB Bandwidth Large Signal | $A_V = 1, R_L = 1 \text{ k}\Omega, V_{OUT} = 2 V_{PP}$ | | 77 | | | | | | $A_V = 2$ , $R_L = 150\Omega$ , $V_{OUT} = 2 V_{PP}$ | | 85 | | MHz | | Peak | Peaking | $A_V = 1$ | | 0.3 | | dB | | 0.1 | 0.1 dB Bandwidth | $A_V = 1, V_{OUT} = 0.5 V_{PP}, R_L = 1 k\Omega$ | | 45 | | | | dBBW | | $A_V = 2$ , $V_{OUT} = 0.5$ $V_{PP}$ , $R_L = 1$ k $\Omega$ | | 68 | | | | | | $R_{\rm F} = R_{\rm G} = 680\Omega$ | | | | MHz | | | | $A_V = 2$ , $V_{OUT} = 2 V_{PP}$ , $R_L = 150\Omega$ ,<br>$R_F = R_G = 665\Omega$ | | 45 | | | | DG | Differential Gain | A <sub>V</sub> = 2, 4.43 MHz, 0.6V < V <sub>OUT</sub> < 2V,<br>R <sub>L</sub> = 150Ω to V+/2 | | 0.05 | | % | | DP | Differential Phase | $A_V = 2$ , 4.43 MHz, 0.6V < $V_{OUT}$ < 2V, $R_I = 150\Omega$ to V+/2 | | 0.06 | | deg | | Time Don | nain Response | | 1 | | | | | t <sub>r</sub> /t <sub>f</sub> | Rise & Fall Time | 2V Step, A <sub>V</sub> = 1 | | 3.6 | | ns | | SR | Slew Rate | 2V Step, A <sub>V</sub> = 1 | | 460 | | V/µs | | t <sub>s_0.1</sub> | 0.1% Settling Time | | | 67 | | ., μ. σ | | | | 2V Step, A <sub>V</sub> = -1 | | 100 | | ns | | | n and Noise Performance | 1 · · · · · | ! | ! | | | | SFDR | Spurious Free Dynamic Range | $f_C = 100 \text{ kHz}, A_V = 2, V_{OUT} = 2 V_{PP}$ | | 102 | | | | | | $f_C = 1 \text{ MHz}, A_V = 2, V_{OUT} = 2 V_{PP}$ | | 96 | | dBc | | | | $f_C = 5 \text{ MHz}, A_V = 2, V_O = 2 V_{PP}$ | | 82 | | | | e <sub>n</sub> | Input Voltage Noise | f = 100 kHz | | 10 | | nV√Hz | | | Input Current Noise | f = 100 kHz | | 2 | | pA/√Hz | | CT | Crosstalk | $f = 5 \text{ MHz}, V_{IN} = 2 V_{PP}$ | | 71 | | dB | | | (LMH6612) | 1 – 3 Wil 12, V <sub>IN</sub> – 2 V <sub>PP</sub> | | , , | | GD | | Input, DC | Performance | | | • | • | | | V <sub>OS</sub> | Input Offset Voltage<br>(LMH6611) | V <sub>CM</sub> = 0.5V | | 0.013 | ±0.600<br><b>±1.0</b> | ····· \ | | | Input Offset Voltage<br>(LMH6612) | $V_{CM} = 0.5V$ | | 0.022 | ±0.600<br><b>±1.2</b> | mV | | TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift | (Note 5) | | 0.1 | | μV/°C | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = 0.5V | | -6.3 | -10.1<br>- <b>11.1</b> | μΑ | | I <sub>O</sub> | Input Offset Current | | | 0.01 | ±0.5<br>± <b>0.7</b> | μΑ | | C <sub>IN</sub> | Input Capacitance | | | 2.5 | | pF | | R <sub>IN</sub> | Input Resistance | | | 6 | | МΩ | | CMVR | Input Voltage Range | DC, CMRR ≥ 78 dB | -0.2 | | 3.8 | V | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> Stepped from –0.1V to 3.7V | 81 | 98 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Units | | |------------------|----------------------------------------------|------------------------------------------------------------------------|----------|----------|--------------------|-------|--| | | | | (Note 8) | (Note 7) | (Note 8) | | | | $A_{OL}$ | Open Loop Gain | $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 4.6 \text{V}$ to $0.4 \text{V}$ | 92 | 103 | | dB | | | | $R_L = 150\Omega$ , $V_{OUT} = 4.4V$ to 0.6V | | | | | uБ | | | Output D | C Characteristics | | | | | | | | $V_{O}$ | Output Swing High (LMH6611) | $R_L = 1 \text{ k}\Omega \text{ to V+/2}$ | | 76 | 90 | | | | | (Voltage from V+ Supply Rail) | | | | 93 | | | | | | $R_L = 150\Omega$ to V+/2 | | 195 | 239<br><b>256</b> | | | | | Output Swing High (LMH6612) | P = 1 kO to V+/2 | | 75 | 86 | | | | | (Voltage from V+ Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to V}^{+/2}$ | | '3 | 91 | | | | | ( | R <sub>L</sub> =150Ω to V+/2 | | 195 | 223 | | | | | | | | | 241 | | | | | Output Swing Low (LMH6611) | $R_L = 1 \text{ k}\Omega \text{ to V} + /2$ | | 74 | 92 | | | | | (Voltage from V- Supply Rail) | | | | 98 | mV | | | | | $R_L = 150\Omega$ to V+/2 | | 193 | 243<br><b>265</b> | | | | | | $R_L$ = 150 $\Omega$ to V- | | 48 | 60<br><b>64</b> | | | | | Output Swing Low (LMH6612) | $R_L = 1 \text{ k}\Omega \text{ to V} + /2$ | | 77 | 88 | | | | | (Voltage from V- Supply Rail) | | | | 98 | | | | | | $R_L$ =150 $\Omega$ to V+/2 | | 202 | 234 | | | | | | | | | 261 | | | | | | $R_L = 150\Omega$ to V- | | 55 | | | | | l <sub>out</sub> | Linear Output Current | V <sub>OUT</sub> = V+/2 (Note 6) | | ±100 | | mA | | | R <sub>o</sub> | Output Resistance | f = 1 MHz | | 0.07 | | Ω | | | Enable P | n Operation | | | | | | | | | Enable High Voltage Threshold | Enabled (Note 9) | 3.0 | | | V | | | | Enable Pin High Current | $V_{\overline{\text{DISABLE}}} = 5V$ | | 1.2 | | μΑ | | | | Enable Low Voltage Threshold | Disabled (Note 9) | | | 2.0 | V | | | | Enable Pin Low Current | $V_{\overline{\text{DISABLE}}} = 0V$ | | 2.8 | | μΑ | | | t <sub>on</sub> | Turn-On Time | | | 20 | | ns | | | t <sub>off</sub> | Turn-Off Time | | | 60 | | ns | | | Power Su | pply Performance | | | | | | | | PSRR | Power Supply Rejection Ratio | DC, $V_{CM} = 0.5V$ , $V_{S} = 2.7V$ to 11V | 81 | 96 | | dB | | | I <sub>s</sub> | Supply Current (LMH6611) | R <sub>L</sub> = ∞ | | 3.2 | 3.6<br><b>4.0</b> | | | | | Supply Current (LMH6612) (per channel) | $R_L = \infty$ | | 3.2 | 3.7<br><b>4.25</b> | → mA | | | I <sub>SD</sub> | Disable Shutdown Current (LMH6611) | DISABLE = 0V | | 120 | 162 | μA | | $\pm 5V$ Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $T_J = +25^{\circ}C$ , $V^+ = 5V$ , $V^- = -5V$ , $V_S = V^+ - V^-$ , $\overline{DISABLE} = 5V$ , $V_{CM} = V_O = 0V$ , $A_V = +1$ , $R_F = 0\Omega$ , when $A_V \neq +1$ then $R_F = 560\Omega$ , $R_L = 1$ kΩ. Boldface limits apply at temperature extremes. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------|------------------------------|----------------------------------------------------------------|----------|----------|----------|-------| | | | | (Note 8) | (Note 7) | (Note 8) | | | Frequenc | y Domain Response | | | | | | | SSBW | -3 dB Bandwidth Small Signal | $A_V = 1, R_L = 1 k\Omega, V_{OUT} = 0.2 V_{PP}$ | | 365 | | MHz | | | | $A_V = 2, -1, R_L = 1 k\Omega, V_{OUT} = 0.2 V_{PP}$ | | 110 | | IVITZ | | GBW | | $A_V = 10, R_F = 2 k\Omega, R_G = 221\Omega, R_L = 1 k\Omega,$ | 115 | 135 | | MHz | | | | $V_{OUT} = 0.2 V_{PP}$ | | | | | | | | | | | | | 5 | Symbol | Parameter | Condition | Min<br>(Note 8) | Typ<br>(Note 7) | Max<br>(Note 8) | Units | |-----------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-----------------|-----------------|-----------------------|----------| | LSBW | -3 dB Bandwidth Large Signal | $A_V = 1, R_L = 1 k\Omega, V_{OUT} = 2 V_{PP}$ | ( 111 1) | 85 | ( | | | | | $A_V = 2$ , $R_L = 150\Omega$ , $V_{OUT} = 2 V_{PP}$ | | 87 | | MHz | | Peak | Peaking | A <sub>V</sub> = 1 | | 0.01 | | dB | | 0.1 | 0.1 dB Bandwidth | $A_V = 1, V_{OUT} = 0.5 V_{PP}, R_L = 1 k\Omega$ | | 92 | | | | dBBW | | $A_V = 2$ , $V_{OUT} = 0.5$ $V_{PP}$ , $R_L = 1$ $k\Omega$ | | 65 | | | | | | $R_F = R_G = 750\Omega$ | | | | MHz | | | | $A_V = 2$ , $V_{OUT} = 2$ $V_{PP}$ , $R_I = 150\Omega$ , | | 45 | | | | | | $R_{\rm F} = R_{\rm G} = 680\Omega$ | | | | | | DG | Differential Gain $A_V = 2$ , 4.43 MHz, $0.6V < V_{OUT} < 2V$ , 0.05 | | | % | | | | | | $R_1 = 150\Omega$ to V+/2 | | | | | | DP | Differential Phase | A <sub>V</sub> = 2, 4.43 MHz, 0.6V < V <sub>OUT</sub> < 2V, | | 0.05 | | deg | | | | $R_L = 150\Omega$ to V+/2 | | | | | | Time Dor | nain Response | | | | | | | t <sub>r</sub> /t <sub>f</sub> | Rise & Fall Time | 2V Step, A <sub>V</sub> = 1 | | 3.5 | | ns | | SR | Slew Rate | 2V Step, A <sub>V</sub> = 1 | | 460 | | V/µs | | t <sub>s_0.1</sub> | 0.1% Settling Time | 2V Step, A <sub>V</sub> = -1 | | 60 | | - | | t <sub>s_0.01</sub> 0.01% Settling Time | | 2V Step, A <sub>V</sub> = -1 | | 100 | | ns | | | d Distortion Performance | | | ! | | <u>.</u> | | SFDR | Spurious Free Dynamic Range | $f_{C} = 100 \text{ kHz}, A_{V} = 2, V_{OUT} = 2 V_{PP}$ | | 102 | | | | | | $f_C = 1 \text{ MHz}, A_V = 2, V_{OUT} = 2 V_{PP}$ | | 100 | | dBc | | | | $f_C = 5 \text{ MHz}, A_V = 2, V_{OUT} = 2 V_{PP}$ | | 81 | | | | e <sub>n</sub> | Input Voltage Noise | f = 100 kHz | | 10 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | f = 100 kHz | | 2 | | pA/√Hz | | СТ | Crosstalk<br>(LMH6612) | f = 5 MHz, V <sub>IN</sub> = 2 V <sub>PP</sub> | | 71 | | dB | | Input DC | Performance | I. | | | | | | V <sub>OS</sub> | Input Offset Voltage<br>(LMH6611) | $V_{CM} = -4.5V$ | | 0.074 | ±0.600 | | | | Input Offset Voltage<br>(LMH6612) | V <sub>CM</sub> = -4.5V | | 0.095 | ±0.600<br>±1.3 | mV | | TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift | (Note 5) | | 0.4 | | μV/°C | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = -4.5V | | -6.5 | -10.1<br><b>-11.1</b> | μΑ | | Io | Input Offset Current | | | 0.01 | ±0.5<br>± <b>0.7</b> | μΑ | | C <sub>IN</sub> | Input Capacitance | | | 2.5 | | pF | | R <sub>IN</sub> | Input Resistance | | | 6 | | MΩ | | CMVR | Input Voltage Range | DC, CMRR ≥ 81 dB | -5.2 | | 3.8 | V | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> Stepped from –5.1V to 3.7V | 81 | 98 | | dB | | A <sub>OL</sub> | Open Loop Gain | $R_L = 1 \text{ k}\Omega, V_{OUT} = +4.6 \text{V to } -4.6 \text{V}$ | 96 | 103 | | | | | | $R_L = 150\Omega$ , $V_{OUT} = +4.3V$ to $-4.3V$ | 80 | 87 | | dB | | Symbol | Parameter | Condition | Min<br>(Note 8) | Typ<br>(Note 7) | Max<br>(Note 8) | Units | |------------------|--------------------------------------------------------------|----------------------------------------------|-----------------|-----------------|---------------------|-------| | Output D | C Characteristics | | ( 222 2) | , | | | | V <sub>O</sub> | Output Swing High (LMH6611)<br>(Voltage from V+ Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to GND}$ | | 107 | 125<br><b>130</b> | | | | | $R_L$ =150 $\Omega$ to GND | | 339 | 402<br><b>433</b> | | | | Output Swing High (LMH6612)<br>(Voltage from V+ Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to GND}$ | | 107 | 118<br><b>125</b> | | | | | $R_L$ =150 $\Omega$ to GND | | 340 | 375<br><b>407</b> | | | | Output Swing Low (LMH6611)<br>(Voltage from V- Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to GND}$ | | 103 | 123<br><b>132</b> | mV | | | | $R_L$ =150 $\Omega$ to GND | | 332 | 404<br><b>445</b> | | | | | $R_L = 150\Omega$ to V- | | 54 | 70<br><b>74</b> | | | | Output Swing Low (LMH6612)<br>(Voltage from V- Supply Rail) | $R_L = 1 \text{ k}\Omega \text{ to GND}$ | | 108 | 120<br><b>135</b> | | | | | $R_L$ =150 $\Omega$ to GND | | 348 | 389<br><b>434</b> | | | | | R <sub>L</sub> = 150Ω to V- | | 65 | | | | I <sub>OUT</sub> | Linear Output Current | V <sub>OUT</sub> = GND (Note 6) | | ±120 | | mA | | R <sub>o</sub> | Output Resistance | f = 1 MHz | | 0.07 | | Ω | | Enable P | in Operation | | | | | | | | Enable High Voltage Threshold | Enabled (Note 9) | 0.5 | | | V | | | Enable Pin High Current | $V_{\overline{\text{DISABLE}}} = +5V$ | | 17.0 | | μA | | | Enable Low Voltage Threshold | Disabled (Note 9) | | | -0.5 | ٧ | | | Enable Pin Low Current | $V_{\overline{\text{DISABLE}}} = -5V$ | | 18.6 | | μΑ | | t <sub>on</sub> | Turn-On Time | | | 19 | | ns | | t <sub>off</sub> | Turn-Off Time | | | 60 | | ns | | Power St | upply Performance | | - 1 | · | | | | PSRR | Power Supply Rejection Ratio | DC, $V_{CM} = -4.5V$ , $V_{S} = 2.7V$ to 11V | 81 | 96 | | dB | | I <sub>S</sub> | Supply Current (LMH6611) | $R_L = \infty$ | | 3.3 | 3.8<br><b>4.4</b> | | | | Supply Current (LMH6612) (per channel) | $R_L = \infty$ | | 3.45 | 4.05<br><b>4.85</b> | mA | | I <sub>SD</sub> | Disable Shutdown Current (LMH6611) | DISABLE = -5V | | 160 | 212 | μΑ | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC). Note 3: The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)}) - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. Note 4: Boldface limits apply to temperature range of $-40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ Note 5: Voltage average drift is determined by dividing the change in $V_{OS}$ by temperature change. Note 6: Do not short circuit the output. Continuous source or sink currents larger than the I<sub>OUT</sub> typical are not recommended as they may damage the part. Note 7: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. Note 8: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method. Note 9: This parameter is guaranteed by design and/or characterization and is not tested in production. # **Connection Diagrams** # **Ordering Information** | Package | Part Number | Package Marking | Transport Media | NSC Drawing | Status | |--------------|-------------|-----------------|--------------------------|-------------|-------------| | | LMH6611MK | | 1k Units Tape and Reel | | | | 6-Pin TSOT23 | LMH6611MKE | AX4A | 250 Units Tape and Reel | MK06A | Released | | | LMH6611MKX | | 3k Units Tape and Reel | | | | | LMH6612MA | | 95 Rail/Units | | | | 8-Pin SOIC | LMH6612MAE | LMH6612MA | 250 Units Tape and Reel | M08A | Preliminary | | | LMH6612MAX | | 2.5k Units Tape and Reel | | | # **Typical Performance Characteristics** At $T_J = 25$ °C, $A_V = +1$ ( $R_F = 0\Omega$ ), otherwise $R_F = 560\Omega$ for $A_V \neq +1$ , unless otherwise specified. #### Closed Loop Frequency Response for Various Supplies #### Closed Loop Frequency Response for Various Supplies # Closed Loop Gain vs. Frequency for Various Temperatures #### Closed Loop Frequency Response for Various Supplies 30033624 # Closed Loop Frequency Response for Various Supplies (Gain = +2) 30033605 #### Closed Loop Gain vs. Frequency for Various Temperatures 30033655 # Closed Loop Gain vs. Frequency for Various Gains ### **Large Signal Frequency Response** #### ±0.1 dB Gain Flatness for Various Supplies #### **Large Signal Frequency Response** #### 30033630 #### ±0.1 dB Gain Flatness for Various Supplies #### ±0.1 dB Gain Flatness for Various Supplies 30033606 #### ±0.1 dB Gain Flatness for Various Supplies #### 30033607 # Small Signal Frequency Response with Various Capacitive Load #### HD2 and HD3 vs. Frequency and Supply Voltage #### ±0.1 dB Gain Flatness for Various Supplies (Gain = +2) #### **Small Signal Frequency Response with** Capacitive Load and Various Riso #### HD2 and HD3 vs. Frequency and Load 30033650 #### HD2 and HD3 vs. Common Mode Voltage -50 f = 1 MHz -60 DISTORTION (dBc) -70 HD2 HD2 V<sup>+</sup> = +2.5V $V^{+} = +5V_{1}$ -80 = -2.5V $V^{-} = -5V$ -90 HD3 -100 = +2.5V $V^{-} = -2.5V$ $V^{-} = -5V$ -110 0 1 2 3 4 5 6 7 8 INPUT COMMON MODE VOLTAGE 30033677 30033676 #### HD2 and HD3 vs. Common Mode Voltage 30033681 ### HD3 vs. Frequency and Gain 30033652 #### **HD2 vs. Output Swing** 3003368 #### HD3 vs. Output Swing -10 = +2.5V -20 V = -2.5V50 MHz -30 A = -1 -R<sub>L</sub> = 1 kΩ DISTORTION (dBc) -40 20 MHz -50 -60 10 MHz -70 5 MHz -80 -90 2 MHz -100 0 1 V<sub>OUT</sub> (V<sub>PP</sub>) 30033683 **HD2 vs. Output Swing** 30033684 HD3 vs. Output Swing www.national.com 13 #### Settling Time vs. Input Step Amplitude 120 FALLING, 0.01% SETTLING TIME (ns) 100 80 . RISING, 0.01% 60 40 $V^{+} = +2.5V$ 20 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 OUTPUT SWING (VPP) 30033687 $V_{OS}$ vs. $V_{CM}$ 0.1 V<sub>S</sub> = 5V 40°C 0.0 -0.1 Vos (mV) -0.2 25°C -0.3 -0.4 125°C -0.5 V<sub>CM</sub> (V) 30033660 30033672 #### $V_{\rm OUT}$ vs. $V_{\rm S}$ 20 VOLTAGE V<sub>OUT</sub> IS 25 ABOVE V SUPPLY 30 $R_1 = 150\Omega$ TO GND 35 40 -40°C 45 50 55 60 125°C 65 70<u>L</u> 3 4 5 6 7 8 9 10 11 12 $V_{S}(V)$ 30033671 ### Circuit for Positive (+) PSRR Measurement #### Circuit for Negative (-) PSRR Measurement ### Closed Loop Output Impedance vs. Frequency $A_V = +1$ 30033696 ### +PSRR vs. Frequency 30033633 #### -PSRR vs. Frequency 30033634 30033697 30033632 #### **Small Signal Step Response** 30033610 ### **Small Signal Step Response** 30033611 #### **Small Signal Step Response** 30033612 #### **Small Signal Step Response** 30033614 #### **Small Signal Step Response** #### **Small Signal Step Response** 30033616 #### **Small Signal Step Response** 30033617 ### **Small Signal Step Response** 30033618 #### **Small Signal Step Response** 30033619 #### **Large Signal Step Response** 30033613 ### **Large Signal Step Response** 30033620 ### **Overload Recovery Response** 30033621 ### $I_S$ vs. $V_{\overline{\text{DISABLE}}}$ 30033656 ### **Application Information** The LMH6611 and LMH6612 are based on National Semiconductor's proprietary VIP10 dielectrically isolated bipolar process. This device family architecture features the following: - Complimentary bipolar devices with exceptionally high f<sub>t</sub> (~8 GHz) even under low supply voltage (2.7V) and low bias current. - Common emitter push-push output stage. This architecture allows the output to reach within millivolts of either supply rail. - Consistent performance with little variation from any supply voltage (2.7V - 11V) for the most important specifications (e.g. BW, SR, I<sub>OUT</sub>.) - Significant power saving compared to competitive devices on the market with similar performance. With 3V supplies and a common mode input voltage range that extends beyond either supply rail, the LMH6611 is well suited to many low voltage/low power applications. Even with 3V supplies, the -3 dB BW (at $A_V = +1$ ) is typically 305 MHz. The LMH6611 and LMH6612 are designed to avoid output phase reversal. With input overdrive, the output is kept near the supply rail (or as close to it as mandated by the closed loop gain setting and the input voltage). *Figure 1* shows the input and output voltage when the input voltage significantly exceeds the supply voltages. FIGURE 1. Input and Output Shown with CMVR Exceeded If the input voltage range is exceeded by more than a diode drop beyond either rail, the internal ESD protection diodes will start to conduct. The current flow in these ESD diodes should be externally limited. # SHUTDOWN CAPABILITY AND TURN ON/OFF BEHAVIOR The LMH6611 can be shutdown by connecting the DISABLE pin to a voltage 0.5V below the supply midpoint which will reduce the supply current to typically 120 $\mu$ A. The DISABLE pin is "active low" and can be connected through a resistor to V+ or left floating for normal operation. Shutdown is guaranteed when the DISABLE pin is 0.5V below the supply midpoint at any operating supply voltage and temperature. Typical turn on time is 20 ns and the turn off time is 60 ns. In the shutdown mode, essentially all internal device biasing is turned off in order to minimize supply current flow and the output goes into high impedance mode. During shutdown, the input stage has an equivalent circuit as shown in *Figure 2*. FIGURE 2. Input Equivalent Circuit During Shutdown When the LMH6611 is shutdown, there may be current flow through the internal diodes shown, caused by input potential, if present. This current may flow through the external feedback resistor and result in an apparent output signal. In most shutdown applications the presence of this output is inconsequential. However, if the output is "forced" by another device, the other device will need to conduct the current described in order to maintain the output potential. To keep the output at or near ground during shutdown when there is no other device to hold the output low, a switch using a transistor can be used to shunt the output to ground. # SELECTION OF $\mathbf{R}_{\mathrm{F}}$ AND EFFECT ON STABILITY AND PEAKING The peaking of the LMH6611 depends on the value of the $R_F$ . From the graph shown in *Figure 3*, as the $R_F$ value increases, the peaking increases. For $A_V=2$ , at $R_F=1~k\Omega$ , the -3~dB bandwidth is 113 MHz and peaking is about 0.6 dB whereas at $R_F=665\Omega$ , the -3~dB bandwidth is about 110 MHz and peaking is 0 dB. $R_F$ and the input capacitance form a pole in the amplifier's response. If the time constant is too big, it will cause peaking and ringing. Except for $A_V=1$ when $R_F$ should be $0\Omega$ , across all other gain settings it is recommended that $R_F$ remain between $500\Omega$ and 1 $k\Omega$ to ensure optimum performance. FIGURE 3. Closed Loop Gain vs. Frequency and $R_F = R_G$ | $R_F = R_G$ | f –3 dB (MHz) | Peaking (dB) | |-------------|---------------|--------------| | 665 | 110 | 0 | | 1000 | 113 | 0.6 | #### MINIMIZING NOISE With a low input voltage noise of 10 nV/\(\sqrt{Hz}\) and an input current noise of 2 pA/Hz the LMH6611 and LMH6612 are suitable for high accuracy applications. Still being able to reduce the frequency band of operation of the various noise sources (i.e. op amp noise voltage, resistor thermal noise, input noise current) can further improve the noise performance of a system. In a non-inverting amplifier configuration inserting a capacitor, CG, in series with the gain setting resistor, RG, will reduce the gain of the circuit below frequency, f = $1/2\pi R_G C_G$ . This can be set to reduce the contribution of noise from the 1/f region. Alternatively applying a feedback capacitor, $C_E$ , in parallel with the feedback resistor, $R_E$ , will introduce a pole into your system at $f = 1/2\pi R_F C_F$ and create a low pass filter. This filter can be set to reduce high frequency noise and harmonics. Finally remember to keep resistor values as small as possible for a given application in order to reduce resistor thermal noise. #### **POWER SUPPLY BYPASS** Since the LMH6611 and LMH6612 are wide bandwidth amplifiers, proper power supply bypassing is critical for optimum performance. Improper power supply bypassing can result in large overshoot, ringing or oscillation. 0.1 $\mu F$ capacitors should be connected from the supply pins, V+ and V-, to ground, as close to the device as is practical. Additionally, a 10 $\mu F$ electrolytic capacitor should be connected from both supply pins to ground reasonably close to the device. Finally, near the device a 0.1 $\mu F$ ceramic capacitor between the supplies will provide the best harmonic distortion performance. # INTERFACING HIGH PERFORMANCE OP AMPS WITH ADCs These amplifiers are designed for ease of use in a wide range of applications requiring high speed, low supply current, low noise, and the ability to drive complex ADC and video loads. The source that drives the modern high resolution analog-to-digital converters (ADCs) sees a high frequency AC load and a DC load of a few hundred ohms or more. Thus, a high performance op amp with high input impedance of a few mega ohms and low output impedance would be an ideal choice as an input ADC driver. The LMH6611/LMH6612 have the low output impedance of $0.07\Omega$ at f = 1 MHz. The ADC driver acts as a buffer and a low pass filter to reduce the overall system noise. To utilize the full dynamic range of the ADC, the ADC input has to be driven to full scale input voltage. As signals travel through the traces of a printed circuit board (PCB) and long cables, system noise accumulates in the signals and a differential ADC rejects any signals noise that appears as a common mode voltage. There are a couple of advantages to using differential signals rather than single-ended signals. First, differential signals double the dynamic range of the ADC and second, they offer better harmonic distortion performance. There are several ways to produce differential signals from a dual op amp configuration. One method is to utilize the single-ended to differential conversion technique and the other is the differential to differential conversion technique. The first method requires a single input source and the second method requires differential input source. A real world input source can have non-ideal impedance thus the buffer amplifier, with very low output impedance, is required to drive the input of the ADC. To minimize the droop in the input voltage, external shunt capacitance (C1) should be about ten times larger than the internal input capacitance of the ADC and external series resistance (R<sub>i</sub>) should be large enough to maintain the phase delay at the output of the op amp and hence maintain the stability (See Figure 4) . Most applications benefit from the inclusion of a series isolation resistor connected between the op amp output and ADC input. This series resistor helps to limit the output current of the op amp. The value chosen for this series resistor is very important, as a higher value will increase the load impedance seen by the op amp and improve the total harmonic distortion (THD) performance of the op amp; however, the ADC prefers a low impedance source driving it. Thus, the optimum value for this series resistor must be found so that it will offer the best performance in terms of THD. SNR and SFDR of the combined op amp and ADC. #### Important Specifications of Op Amp and ADC When interfacing an ADC with an op amp it is imperative to understand the specifications that are important to get the expected performance results. Modern ADC AC specifications such as THD, SNR, settling time and SFDR are critical for filtering, test and measurement, video and reconstruction applications. The high performance op amp's settling time, THD, and noise performance must be better than that of the ADC it is driving to maintain the proper system accuracy with minimal or no error. Some system applications require low THD, low SFDR and wide dynamic range (SNR), whereas some system applications require high SNR and they may sacrifice THD and SFDR to focus on the noise performance. Noise is a very important specification for both the op amp and the ADC. There are three main sources of noise that contribute to the overall performance of the ADC: Quantization noise, noise generated by the ADC itself (particularly at higher frequencies) and the noise generated by the application circuit. The impedance of the input source affects the noise performance of the op amp. Theoretically, an ADC's signal to noise ratio (SNR) can be found from the equation: SNR (in dB) = $$6.02*N+1.72$$ where N is the resolution of the ADC. For example, according to this equation a 12-bit ADC has an SNR of 74 dB. However, the practical SNR number would be about 72 dB. In order to achieve better SNR, the ADC driver noise should be as small as possible. The LMH6611/LMH6612 have the low voltage noise of only 10 nV/ $\sqrt{\rm Hz}$ . The combined settling time of the op amp and the ADC must be within 1 LSB. The 0.01% settling time of the LMH6611/LMH6612 is 100 ns. The ADC driver's THD should be inherently lower than that of the ADC. The LMH6611/LMH6612 have an SFDR of 96 dBc at 2 $\rm V_{PP}$ output and 1 MHz input frequency. Signal to Noise and Distortion (SINAD) is a parameter which is the combination of the SNR and THD specifications. SINAD is defined as the RMS value of the output signal to the RMS value of all of the other spectral components below half the clock frequency, including harmonics but excluding DC. It can be calculated from SNR and THD according to the equation: SINAD = 20 \* LOG $$\sqrt{10^{\frac{-SNR}{10}} + 10^{\frac{THD}{10}}}$$ Because SINAD compares all undesired frequency components with the input frequency, it is an overall measure of an ADC's dynamic performance. The following sections will discuss the three different ADC driver architectures in detail. #### SINGLE TO SINGLE ADC DRIVER This architecture has a single-ended input source connected to the input of the op amp and the single-ended output of the op amp is then fed to the single-ended input of the ADC. The low noise of only 10 nV/√Hz and a wide bandwidth of 345 MHz make the LMH6611 an excellent choice for driving the 12-bit ADC121S101 500 KSPS to 1 MSPS ADC, which has a successive approximation architecture with internal sample and hold circuits. *Figure 2* shows the schematic of the LMH6611 in a 2nd order multiple-feedback with gain of −1 (inverting) configuration, driving an ADC121S101. The inverting config uration is preferred over the non-inverting configuration, as it offers more linear output response. *Table 1* shows the performance data of the LMH6611 combined with the ADC121S101. The ADC driver's cutoff frequency of 500 kHz is found from the equation: $$f_0 = \frac{1}{2\pi} \times \sqrt{\frac{1}{R_2 \times R_5 \times C_2 \times C_5}}$$ The op amp's gain is set by the equation: $$GAIN = -\frac{R_2}{R_1}$$ FIGURE 4. Single to Single ADC Driver TABLE 1. Performance of the LMH6611 Combined with the ADC121S101 | Γ | Amplifier | SINAD | SNR | THD | SFDR | ENOB | Notes | |---|------------------|-------|------|-------|-------|------|--------------------------| | | Output/ADC Input | (dB) | (dB) | (dB) | (dBc) | | | | | 4 | 70.2 | 71.6 | -75.7 | 77.6 | 11.4 | ADC121S101 @ f = 200 kHz | When the op amp and the ADC are using the same supply, it is important that both devices are well bypassed. A 0.1 $\mu F$ ceramic capacitor and a 10 $\mu F$ tantalum capacitor should be located as close as possible to each supply pin. A sample layout is shown in Figure 5. The 0.1 $\mu F$ capacitors (C13 and C6) and the 10 $\mu F$ capacitors (C11 and C5) are located very close to the supply pins of the LMH6611 and the ADC121S101. The following are recommendations for the design of PCB layout in order to obtain the optimum high frequency performance: - Place ADC and amplifier as close together as possible. - Put the supply bypassing capacitors as close as possible to the device (<1").</li> - Utilize surface mount instead of through-hole components and ground and power planes. - · Keep the traces short where possible. - · Use terminated transmission lines for long traces. FIGURE 5. LMH6611 and ADC121S101 Layout #### SINGLE-ENDED TO DIFFERENTIAL ADC DRIVER The single-ended to differential ADC driver in Figure 3 utilizes an LMH6612 dual op amp to buffer a single-ended source to drive an ADC with differential inputs. One of the op amps is configured as a unity gain buffer that drives the inverting (IN–) input of the op amp U2 and non-inverting (IN+) input of the ADC121S625. U2 inverts the input signal and drives the inverting input of the ADC121S625. U2 is configured for a gain of +2 to reduce the noise without sacrificing THD performance. The common mode voltage of 2.5V is set up at the non-inverting inputs of both op amps U1 and U2. This configuration produces differential $\pm 2.5\ V_{PP}$ output signals, when the single-ended input signal of 0 to $V_{REF}$ is AC coupled into the non-inverting terminal of the op amp and each non-inverting terminal of the op amp is biased at the mid-scale of 2.5V. The two output RC anti-aliasing filters are used between both the outputs of U1 and U2 and the input of the AD-C121S625 to minimize the effect of undesired high frequency noise coming from the input source. Each RC filter has the cutoff frequency of approximately 22 MHz. FIGURE 6. Single-Ended to Differential ADC Driver The performance of the LMH6612 with the ADC121S625 is shown in *Table 2*. TABLE 2. Performance of the LMH6612 Combined with the ADC121S625 | Amplifier | SINAD | SNR | THD | SFDR | ENOB | Notes | |------------------|-------|------|-------|-------|------|-------------------------| | Output/ADC Input | (dB) | (dB) | (dB) | (dBc) | | | | 2.5 | 68.8 | 69 | -81.5 | 75.1 | 11.2 | ADC121S625 @ f = 20 kHz | #### **DIFFERENTIAL TO DIFFERENTIAL ADC DRIVER** The LMH6612 dual op amp can be configured as a differential to differential ADC driver to buffer a differential source to a differential input ADC as shown in *Figure 7*. The differential to differential ADC driver can be formed using two single to single ADC drivers. Each output from these drivers goes to a separate input of the differential ADC. Here, each single to single ADC driver uses the same components and is configured for a gain of -1 (inverting). FIGURE 7. Differential to Differential ADC Driver The following table summarizes the performance of the LMH6612 combined with the ADC121S625 at two different frequencies. In order to utilize the full dynamic range of the ADC, the maximum input of 2.5 $V_{PP}$ is applied to the ADC input. Figure 8 shows the FFT plot of the LMH6612 and ADC121S625 combination tested at f = 20 kHz input frequency. TABLE 3. Performance of the LMH6612 Combined with the ADC121S625 | Amplifier | SINAD | SNR | THD | SFDR | ENOB | Notes | |------------------|-------|------|-------|-------|------|--------------------------| | Output/ADC Input | (dB) | (dB) | (dB) | (dBc) | | | | 2.5 | 72.2 | 72.3 | -87.7 | 92.1 | 11.7 | ADC121S625 @ f = 20 kHz | | 2.5 | 72.2 | 72.2 | -87.8 | 90.8 | 11.7 | ADC121S625 @ f = 200 kHz | FIGURE 8. The FFT Plot of Differential to Differential ADC Driver #### DC LEVEL SHIFTING Often a signal must be both amplified and level shifted while using a single supply for the op amp. The circuit in *Figure 9* can do both of these tasks. The procedure for specifying the resistor values is as follows. - 1. Determine the input voltage. - Calculate the input voltage midpoint, V<sub>INMID</sub> = V<sub>INMIN</sub> + (V<sub>INMAX</sub> V<sub>INMIN</sub>)/2. - 3. Determine the output voltage needed. - Calculate the output voltage midpoint, V<sub>OUTMID</sub> = V<sub>OUTMIN</sub> + (V<sub>OUTMAX</sub> V<sub>OUTMIN</sub>)/2. - 5. Calculate the gain needed, gain = $(V_{OUTMAX} V_{OUTMIN})/(V_{INMAX} V_{INMIN})$ - 6. Calculate the amount the voltage needs to be shifted from input to output, $\Delta V_{OUT} = V_{OUTMID} gain \times V_{INMID}$ . - 7. Set the supply voltage to be used. - 8. Calculate the noise gain, noise gain = gain + $\Delta V_{OUT}/V_{S}$ . - 9. Set R<sub>F</sub>. - 10. Calculate $R_1$ , $R_1 = R_F/gain$ . - 11. Calculate $R_2$ , $R_2 = R_F/(\text{noise gain-gain})$ . - 12. Calculate $R_G$ , $R_G = R_F/(noise gain 1)$ . Check that both the $\rm V_{IN}$ and $\rm V_{OUT}$ are within the voltage ranges of the LMH6611. FIGURE 9. DC Level Shifting The following example is for a $V_{\text{IN}}$ of 0V to 1V with a $V_{\text{OUT}}$ of 2V to 4V. - 1. $V_{IN} = 0V \text{ to } 1V$ - 2. $V_{INMID} = 0V + (1V 0V)/2 = 0.5V$ - 3. $V_{OUT} = 2V \text{ to } 4V$ - 4. $V_{OUTMID} = 2V + (4V 2V)/2 = 3V$ - 5. Gain = (4V 2V)/(1V 0V) = 2 - 6. $\Delta V_{OUT} = 3V 2 \times 0.5V = 2$ - 7. For the example the supply voltage will be +5V. - 8. Noise gain = 2 + 2/5V = 2.4 - 9. $R_F = 2 k\Omega$ - 10. $R_1 = 2 k\Omega/2 = 1 k\Omega$ - 11. $R_2 = 2 k\Omega/(2.4-2) = 5 k\Omega$ - 12. $R_G = 2 k\Omega/(2.4 1) = 1.43 k\Omega$ ### 4th ORDER MULTIPLE FEEDBACK LOW-PASS FILTER Figure 10 shows the LMH6612 used as the amplifier in a multiple feedback low pass filter. This filter is set up to have a gain of +1 and a -3 dB point of 1 MHz. Values can be determined by using the WEBENCH® Active Filter Designer found at www.amplifiers.national.com. FIGURE 10. 4th Order Multiple Feedback Low-Pass Filter # CURRENT SENSE AMPLIFIER AND OPTIMIZING ACCURACY IN PRECESION APPLICATIONS With it's rail-to-rail output capability, low V<sub>OS</sub>, and low I<sub>B</sub> the LMH6611 is an ideal choice for a current sense amplifier application. *Figure 11* shows the schematic of the LMH6611 set up in a low-side sense configuration which provides a conversion gain of 2V/A. Voltage error due to V<sub>OS</sub> can be calculated to be V<sub>OS</sub> x (1 + R<sub>F</sub>/R<sub>G</sub>) or 0.6 mV x 21 = 12.6 mV. Voltage error due to I<sub>O</sub> is I<sub>O</sub> x R<sub>F</sub> or 0.5 $\mu$ A x 1 k $\Omega$ = 0.5 mV. Hence worst case total voltage error is 12.6 mV + 0.5 mV or 13.1 mV which translates into a current error of 13.1 mV/(2 V/A) = 6.55 mA. This circuit employs DC source resistance matching at the two input terminals in order to minimize the output DC error caused by input bias current. Another technique to reduce output offset in a non-inverting amplifier configuration is to introduce a DC offset current into the inverting input of the amplifier. To ensure minimal impact on frequency response be sure to inject the DC offset current through large resistors. Conversely if optimizing an inverting amplifier configuration simply apply offset adjustment to the non-inverting input. FIGURE 11. Current Sense Amplifier #### TRANSIMPEDANCE AMPLIFIER By definition, a photodiode produces either a current or voltage output from exposure to a light source. A Transimpedance Amplifier (TIA) is utilized to convert this low-level current to a usable voltage signal. The TIA often will need to be compensated to insure proper operation. FIGURE 12. Photodiode Modeled with Capacitance Elements Figure 12 shows the LMH6611 modeled with photodiode and the internal op amp capacitances. The LMH6611 allows circuit operation of a low intensity light due to its low input bias current by using larger values of gain ( $R_F$ ). The total capacitance ( $C_T$ ) on the inverting terminal of the op amp includes the photodiode capacitance ( $C_{PD}$ ) and the input capacitance of the op amp ( $C_{IN}$ ). This total capacitance ( $C_T$ ) plays an important role in the stability of the circuit. The noise gain of this circuit determines the stability and is defined by: $$NG = \frac{1 + sR_{F} (C_{T} + C_{F})}{1 + sC_{F}R_{F}}$$ (1) Where, $$f_Z \cong \frac{1}{2\pi R_F C_T}$$ and $f_P = \frac{1}{2\pi R_F C_F}$ (2) FIGURE 13. Bode Plot of Noise Gain Intersecting with Op Amp Open Loop Gain Figure 13 shows the bode plot of the noise gain intersecting the op amp open loop gain. With larger values of gain, $C_T$ and $R_F$ create a zero in the transfer function. At higher frequencies the circuit can become unstable due to excess phase shift around the loop. A pole at $f_P$ in the noise gain function is created by placing a feedback capacitor ( $C_F$ ) across $R_F$ . The noise gain slope is flattened by choosing an appropriate value of $C_F$ for optimum performance. Theoretical expressions for calculating the optimum value of $C_E$ and the expected -3 dB bandwidth are: $$C_{F} = \sqrt{\frac{C_{T}}{2\pi R_{F}(GBWP)}}$$ $$f_{-3 dB} = \sqrt{\frac{GBWP}{2\pi R_{F}C_{T}}}$$ (3) Equation 4 indicates that the -3 dB bandwidth of the TIA is inversely proportional to the feedback resistor. Therefore, if the bandwidth is important then the best approach would be to have a moderate transimpedance gain stage followed by a broadband voltage gain stage. Table 4 shows the measurement results of the LMH6611 with different photodiodes having various capacitances ( $C_{PD}$ ) and a feedback resistance ( $R_F$ ) of 1 k $\Omega$ . TABLE 4. TIA (Figure 1) Compensation and Performance Results | C <sub>PD</sub> | C <sub>T</sub> | C <sub>F CAL</sub> | C <sub>F USED</sub> | f <sub>-3 dB CAL</sub> | f <sub>-3 dB MEAS</sub> | Peaking | |-----------------|----------------|--------------------|---------------------|------------------------|-------------------------|---------| | (pF) | (pF) | (pF) | (pF) | (MHz) | (MHz) | (dB) | | 22 | 24 | 5.42 | 5.6 | 29.3 | 27.1 | 0.5 | | 47 | 49 | 7.75 | 8 | 20.5 | 21 | 0.5 | | 100 | 102 | 11.15 | 12 | 14.2 | 15.2 | 0.5 | | 222 | 224 | 20.39 | 18 | 9.6 | 10.7 | 0.5 | | 330 | 332 | 20.2 | 22 | 7.9 | 9 | 0.8 | Note: GBWP = 130 MHz $C_T = C_{PD} + C_{IN}$ $C_{IN} = 2 pF$ $V_{s} = \pm 2.5V$ Figure 14 shows the frequency response for the various photodiodes in Table 4. FIGURE 14. Frequency Response for Various Photodiode and Feedback Capacitors When analyzing the noise at the output of the TIA, it is important to note that the various noise sources (i.e. op amp noise voltage, feedback resistor thermal noise, input noise current, photodiode noise current) do not all operate over the same frequency band. Therefore, when the noise at the output is calculated, this should be taken into account. The op amp noise voltage will be gained up in the region between the noise gain's zero and pole (f<sub>7</sub> and f<sub>P</sub> in Figure 13). The higher the values of R<sub>F</sub> and C<sub>T</sub>, the sooner the noise gain peaking starts and therefore its contribution to the total output noise will be larger. It is advantageous to minimize $C_{\text{IN}}$ by proper choice of op amp or by applying a reverse bias across the diode but this will be at the expense of excess dark current and noise. ## Physical Dimensions inches (millimeters) unless otherwise noted RECOMMENDED LAND PATTERN DIMENSIONS ARE IN MILLIMETERS MK06A (Rev D) # 6-Pin TSOT23 NS Package Number MK06A CONTROLLING DIMENSION IS MILLIMETER VALUES IN [ ] ARE INCHES DIMENSIONS IN ( ) FOR REFERENCE ONLY M08A (Rev L) 8-Pin SOIC **NS Package Number M08A** For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Pr | oducts | Design Support | | | |--------------------------------|------------------------------|-------------------------|--------------------------------|--| | Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench | | | Audio | www.national.com/audio | Analog University | www.national.com/AU | | | Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes | | | Data Converters | www.national.com/adc | Distributors | www.national.com/contacts | | | Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green | | | Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging | | | Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality | | | LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns | | | Power Management | www.national.com/power | Feedback | www.national.com/feedback | | | Switching Regulators | www.national.com/switchers | | | | | LDOs | www.national.com/ldo | | | | | LED Lighting | www.national.com/led | | | | | PowerWise | www.national.com/powerwise | | | | | Serial Digital Interface (SDI) | www.national.com/sdi | | | | | Temperature Sensors | www.national.com/tempsensors | | | | | Wireless (PLL/VCO) | www.national.com/wireless | | | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2007 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560