TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC74LCX646FS

#### Low-Voltage Octal Bus Transceiver/Register with 5-V Tolerant Inputs and Outputs

The TC74LCX646FS is a high performance CMOS octal bus transceiver/register. Designed for use in 3.3-V systems, it achieves high-speed operation while maintaining the CMOS low power dissipation.

The device is designed for low-voltage (3.3 V) VCC applications, but it could be used to interface to 5-V supply environment for both inputs and outputs.

This device is bus transceiver with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the internal registers.

All inputs are equipped with protection circuits against static discharge.



Weight: 0.14 g (typ.)

#### **Features**

- Low-voltage operation: VCC = 2.0 to 3.6 V
- High-speed operation:  $t_{pd} = 7.0 \text{ ns (max) (V}_{CC} = 3.0 \text{ to } 3.6 \text{ V)}$
- Output current:  $|I_{OH}|/I_{OL} = 24 \text{ mA (min)} (V_{CC} = 3.0 \text{ V})$
- Latch-up performance: -500 mA
- Available in SSOP
- Bidirectional interface between 5.0 V and 3.3 V signals
- Power-down protection provided on all inputs
- Pin and function compatible with the 74 series (74AC/HC/F/ALS/LS etc.) 646 type

Note 1: Do not apply a signal to any bus pins when it is in the output mode. Damage may result.

All floating (high impedance) bus pins must have their input levels fixed by means of pull-up or pull-down resistors.

## Pin Assignment (top view)



## **IEC Logic Symbol**



2



#### **Truth Table**

| Control Inputs |           |               |          |          |                                                                  | Bus   |        | Function                                                                                                                           |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|----------------|-----------|---------------|----------|----------|------------------------------------------------------------------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------|---|---|---|-----------------------|---------------------------------------------------|---|---|---------------------------------------------|
| ŌĒ             | DIR       | CAB           | CBA      | SAB      | SBA                                                              | Α     | В      | i unclion                                                                                                                          |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            | X*       | Х        | Х                                                                | Input | Input  | The output functions of A and B busses are                                                                                         |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                | v         | <b>A</b> .    | ^*       | ^        | ^   ^                                                            |       | Z      | disabled.                                                                                                                          |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
| Н              | X         | $\downarrow$  |          | X        | X                                                                | ×     | ×      | Both A and B busses are used as inputs to the internal flip-flops. Data on the bus will be stored on the rising edge of the Clock. |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           |               |          |          |                                                                  | Input | Output |                                                                                                                                    |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            | X*       | L        | X                                                                | L     | L      | The data on the A bus are displayed on the B bus.                                                                                  |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           |               |          |          |                                                                  | Н     | Н      |                                                                                                                                    |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | $\overline{}$ | <b>★</b> | <b>★</b> | X*                                                               |       |        | L                                                                                                                                  | L | The data on the A bus are displayed on the |   |   |   |                       |                                                   |   |   |                                             |
| L              | Н         |               | Α*       | L        | X                                                                | Н     | Н      | B bus, and are stored into the A storage flip-flops on the rising edge of CAB.                                                     |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            | X*       | Н        | Х                                                                | х     | Qn     | The data in the A storage flop-flops are displayed on the B bus.                                                                   |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | •             |          |          |                                                                  |       |        |                                                                                                                                    |   |                                            |   |   |   |                       |                                                   | L | L | The data on the A bus are stored into the A |
|                |           |               | X*       | Н        | Х                                                                | Н     | Н      | storage flip-flops on the rising edge of CAB,<br>and the stored data propagate directly onto<br>the B bus.                         |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           |               |          |          |                                                                  |       | Output | Input                                                                                                                              |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            | X*       | X        | X                                                                | X     | L      | L                                                                                                                                  | L | L                                          | L | L | L | L L The data on the E | The data on the B bus are displayed on the A bus. |   |   |                                             |
|                |           |               |          |          |                                                                  | Н     | Н      |                                                                                                                                    |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            | _        | Х        | L                                                                | L     | L      | The data on the B bus are displayed on the                                                                                         |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
| L              | L         | Λ*            |          | ^        | L                                                                | Н     | Н      | A bus, and are stored into the B storage flip-flops on the rising edge of CBA.                                                     |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                | X* X* X H | Н             | Qn       | Х        | The data in the B storage flip-flops are displayed on the A bus. |       |        |                                                                                                                                    |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           |               |          |          |                                                                  | L     | L      | The data on the B bus are stored into the B                                                                                        |   |                                            |   |   |   |                       |                                                   |   |   |                                             |
|                |           | X*            |          | Х        | Н                                                                | Н     | Н      | storage flip-flops on the rising edge of CBA, and the stored data propagate directly onto the A bus.                               |   |                                            |   |   |   |                       |                                                   |   |   |                                             |

X: Don't care

Z: High impedance

Qn: The data stored into the internal flip-flops by most recent low to high transition of the clock inputs.

\*: The clocks are not internally with either  $\overline{\sf OE}$  or DIR.

Therefore, data on the A and/or B busses may be clocked into the storage flip-flops at any time.

3 2007-10-19

## **System Diagram**



## **Timing Chart**



#### **Absolute Maximum Ratings (Note 1)**

| Characteristics                                                     | Symbol                            | Rating                        | Unit |
|---------------------------------------------------------------------|-----------------------------------|-------------------------------|------|
| Power supply voltage                                                | $V_{CC}$                          | -0.5 to 7.0                   | V    |
| DC input voltage (DIR, $\overline{\text{OE}}$ , CAB, CBA, SAB, SBA) | V <sub>IN</sub>                   | -0.5 to 7.0                   | V    |
|                                                                     |                                   | -0.5 to 7.0 (Note 2)          |      |
| DC bus I/O voltage                                                  | V <sub>I/O</sub>                  | -0.5 to V <sub>CC</sub> + 0.5 | V    |
|                                                                     |                                   | (Note 3)                      |      |
| Input diode current                                                 | I <sub>IK</sub>                   | -50                           | mA   |
| Output diode current                                                | lok                               | ±50 (Note 4)                  | mA   |
| DC output current                                                   | lout                              | ±50                           | mA   |
| Power dissipation                                                   | $P_{D}$                           | 180                           | mW   |
| DC V <sub>CC</sub> /ground current                                  | I <sub>CC</sub> /I <sub>GND</sub> | ±100                          | mA   |
| Storage temperature                                                 | T <sub>stg</sub>                  | -65 to 150                    | °C   |

Note 1: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 2: Output in OFF state

Note 3: High or low state. I<sub>OUT</sub> absolute maximum rating must be observed.

Note 4:  $V_{OUT} < GND, V_{OUT} > V_{CC}$ 

## **Operating Ranges (Note 1)**

| Characteristics                                                  | Symbol                           | Rating                        | Unit |  |
|------------------------------------------------------------------|----------------------------------|-------------------------------|------|--|
| Power supply voltage                                             | V <sub>CC</sub>                  | 2.0 to 3.6                    | V    |  |
| Tower supply voltage                                             | VCC                              | 1.5 to 3.6 (Note 2)           | V    |  |
| Input voltage (DIR, $\overline{\text{OE}}$ , CAB, CBA, SAB, SBA) | V <sub>IN</sub>                  | 0 to 5.5                      | ٧    |  |
| Bus I/O voltage                                                  | V <sub>I/O</sub>                 | 0 to 5.5 (Note 3)             | V    |  |
| Bus I/O voltage                                                  | V 1/O                            | 0 to V <sub>CC</sub> (Note 4) | V    |  |
| Output ourrent                                                   | la/la.                           | ±24 (Note 5)                  | m۸   |  |
| Output current                                                   | I <sub>OH</sub> /I <sub>OL</sub> | ±12 (Note 6)                  | mA   |  |
| Operating temperature                                            | T <sub>opr</sub>                 | -40 to 85                     | °C   |  |
| Input rise and fall time                                         | dt/dv                            | 0 to 10 (Note 7)              | ns/V |  |

Note 1: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either  $V_{CC}$  or GND.

Note 2: Data retention only

Note 3: Output in OFF state

Note 4: High or low state

Note 5:  $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ 

Note 6:  $V_{CC} = 2.7 \text{ to } 3.0 \text{ V}$ 

Note 7:  $V_{IN} = 0.8$  to 2.0 V,  $V_{CC} = 3.0$  V



## **Electrical Characteristics**

## DC Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characteristics                  |                       | Symbol           | Test Condition                                          |                                    | V <sub>CC</sub> (V) | Min                      | Max   | Unit |
|----------------------------------|-----------------------|------------------|---------------------------------------------------------|------------------------------------|---------------------|--------------------------|-------|------|
| H-level                          |                       | V <sub>IH</sub>  | _                                                       |                                    | 2.7 to 3.6          | 2.0                      | _     |      |
| Input voltage                    | L-level               | V <sub>IL</sub>  | _                                                       |                                    | 2.7 to 3.6          | _                        | 0.8   | V    |
|                                  |                       | V <sub>OH</sub>  | $V_{IN} = V_{IH}$ or $V_{IL}$                           | I <sub>OH</sub> = -100 μA          | 2.7 to 3.6          | V <sub>CC</sub><br>- 0.2 | _     | V    |
|                                  | H-level               |                  |                                                         | I <sub>OH</sub> = -12 mA           | 2.7                 | 2.2                      | _     |      |
|                                  |                       |                  |                                                         | I <sub>OH</sub> = -18 mA           | 3.0                 | 2.4                      | _     |      |
| Output voltage                   |                       |                  |                                                         | I <sub>OH</sub> = -24 mA           | 3.0                 | 2.2                      | _     |      |
|                                  | L-level               | V <sub>OL</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>    | I <sub>OL</sub> = 100 μA           | 2.7 to 3.6          | _                        | 0.2   |      |
|                                  |                       |                  |                                                         | I <sub>OL</sub> = 12 mA            | 2.7                 | _                        | 0.4   |      |
|                                  |                       |                  |                                                         | I <sub>OL</sub> = 16 mA            | 3.0                 | _                        | 0.4   |      |
|                                  |                       |                  |                                                         | I <sub>OL</sub> = 24 mA            | 3.0                 | _                        | 0.55  |      |
| Input leakage current            | Input leakage current |                  | V <sub>IN</sub> = 0 to 5.5 V                            |                                    | 2.7 to 3.6          | _                        | ±5.0  | μА   |
| 3-state output OFF state current |                       | I <sub>OZ</sub>  | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$V_{OUT} = 0$ to 5.5 V |                                    | 2.7 to 3.6          | _                        | ±5.0  | μА   |
| Power-off leakage current        |                       | l <sub>OFF</sub> | V <sub>IN</sub> /V <sub>OUT</sub> = 5.5 V               |                                    | 0                   | _                        | 10.0  | μΑ   |
| Quiescent supply current         |                       |                  | V <sub>IN</sub> = V <sub>CC</sub> or GND                |                                    | 2.7 to 3.6          |                          | 10.0  |      |
|                                  |                       | Icc              | V <sub>IN</sub> /V <sub>OUT</sub> = 3.6 to 5.           | IN/V <sub>OUT</sub> = 3.6 to 5.5 V |                     | _                        | ±10.0 | μΑ   |
| Increase in Icc per input        |                       | Δlcc             | V <sub>IH</sub> = V <sub>CC</sub> - 0.6 V               |                                    | 2.7 to 3.6          | _                        | 500   |      |



## AC Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characteristics                 | Symbol             | ool Test Condition           |                     | Min    | Max | Unit      |
|---------------------------------|--------------------|------------------------------|---------------------|--------|-----|-----------|
| Onaraciensiics                  | Cymbol             | Test condition               | V <sub>CC</sub> (V) | IVIIII | Wax | Onic      |
| Maximum clock frequency         | f <sub>max</sub>   | Figure 1, Figure 2           | 2.7                 |        | _   | MHz       |
| Maximum Glock frequency         | ımax               | riguic 1, riguic 2           | $3.3 \pm 0.3$       | 150    | _   |           |
| Propagation delay time          | t <sub>pLH</sub>   | Figure 1, Figure 2           | 2.7                 |        | 8.0 | ns        |
| (An, Bn-Bn, An)                 | t <sub>pHL</sub>   | i iguie i, i iguie 2         | $3.3 \pm 0.3$       | 1.5    | 7.0 | 115       |
| Propagation delay time          | t <sub>pLH</sub>   | Figure 1, Figure 5           | 2.7                 | _      | 9.5 | ns        |
| (CAB, CBA-Bn, An)               | t <sub>pHL</sub>   | Figure 1, Figure 5           | $3.3 \pm 0.3$       | 1.5    | 8.5 | 115       |
| Propagation delay time          | t <sub>pLH</sub>   | Figure 1, Figure 2           | 2.7                 | _      | 9.5 | 20        |
| (SAB, SBA-Bn, An)               | t <sub>pHL</sub>   | Figure 1, Figure 2           | $3.3 \pm 0.3$       | 1.5    | 8.5 | ns        |
| Output enable time              | t <sub>pZL</sub>   | Figure 4 Figure 9 Figure 4   | 2.7                 | _      | 9.5 | - ns      |
| ( $\overline{OE}$ , DIR-An, Bn) | t <sub>PZH</sub>   | Figure 1, Figure 3, Figure 4 | $3.3 \pm 0.3$       | 1.5    | 8.5 |           |
| Output disable time             | t <sub>pLZ</sub>   | Figure 4 Figure 2 Figure 4   | 2.7                 | _      | 9.5 |           |
| ( $\overline{OE}$ , DIR-An, Bn) | t <sub>pHZ</sub>   | Figure 1, Figure 3, Figure 4 | $3.3 \pm 0.3$       | 1.5    | 8.5 | ns<br>3.5 |
| Minimum nulaa width             | t <sub>W</sub> (H) | Figure 1, Figure 5           | 2.7                 | 3.3    | _   | - ns      |
| Minimum pulse width             | t <sub>W</sub> (L) |                              | $3.3\pm0.3$         | 3.3    | _   |           |
| Minimum actual time             |                    | Fi                           | 2.7                 | 2.5    | _   |           |
| Minimum setup time              | t <sub>S</sub>     | Figure 1, Figure 5           | $3.3\pm0.3$         | 2.5    | _   | ns        |
| Minimum hold time               | 4.                 | Ei 4 Ei 5                    | 2.7                 | 1.5    | _   |           |
| Minimum noid time               | t <sub>h</sub>     | Figure 1, Figure 5           | $3.3 \pm 0.3$       | 1.5    | _   | ns        |
| Output to output along          | t <sub>osLH</sub>  | /Alata                       | 2.7                 | _      | _   |           |
| Output to output skew           | t <sub>osHL</sub>  | (Note)                       | $3.3 \pm 0.3$       | _      | 1.0 | ns        |

Note: Parameter guaranteed by design.

 $(t_{OSLH} = |t_{DLHm} - t_{DLHn}|, t_{OSHL} = |t_{DHLm} - t_{DHLn}|)$ 

#### **Dynamic Switching Characteristics**

(Ta = 25°C, input:  $t_r = t_f = 2.5$  ns,  $C_L = 50$  pF,  $R_L = 500$  Ω)

| Characteristics                                 | Symbol           | Test Condition                                 | V <sub>CC</sub> (V) | Тур. | Unit |
|-------------------------------------------------|------------------|------------------------------------------------|---------------------|------|------|
| Quiet output maximum<br>dynamic V <sub>OL</sub> | V <sub>OLP</sub> | $V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V}$ | 3.3                 | 0.8  | V    |
| Quiet output minimum dynamic V <sub>OL</sub>    | V <sub>OLV</sub> | V <sub>IH</sub> = 3.3 V, V <sub>IL</sub> = 0 V | 3.3                 | 0.8  | V    |

### **Capacitive Characteristics (Ta = 25°C)**

| Characteristics               | Symbol           | Test Condition                 | V <sub>CC</sub> (V) | Тур. | Unit |
|-------------------------------|------------------|--------------------------------|---------------------|------|------|
| Input capacitance             | C <sub>IN</sub>  | DIR, OE, CAB, CBA, SAB, SBA    | 3.3                 | 7    | pF   |
| Bus input capacitance         | C <sub>I/O</sub> | An, Bn                         | 3.3                 | 8    | pF   |
| Power dissipation capacitance | C <sub>PD</sub>  | $f_{IN} = 10 \text{ MHz}$ (Not | 3.3                 | 25   | pF   |

Note: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

7

Average operating current can be obtained by the equation:

 $I_{CC (opr)} = C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/8 \text{ (per bit)}$ 

2007-10-19

#### **AC Test Circuit**



| Parameter                               | Switch |
|-----------------------------------------|--------|
| t <sub>pLH</sub> , t <sub>pHL</sub>     | Open   |
| t <sub>pLZ</sub> , t <sub>pZL</sub>     | 6.0 V  |
| t <sub>pHZ</sub> , t <sub>pZH</sub>     | GND    |
| $t_{W}$ , $t_{S}$ , $t_{h}$ , $f_{max}$ | Open   |

Figure 1

#### **AC Waveform**



Figure 2 t<sub>pLH</sub>, t<sub>pHL</sub>



Figure 3  $t_{\text{pLZ}},\,t_{\text{pHZ}},\,t_{\text{pZL}},\,t_{\text{pZH}}$ 

8



Figure 4 t<sub>pLZ</sub>, t<sub>pHZ</sub>, t<sub>pZL</sub>, t<sub>pZH</sub>



Figure 5  $t_{pLH}$ ,  $t_{pHL}$ ,  $t_w$ ,  $t_s$ ,  $t_h$ 

## **Package Dimensions**

SSOP24-P-300-0.65D

Unit: mm









Weight: 0.14 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

20070701-EN GENERAL

- The information contained herein is subject to change without notice.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patents or other rights of
  TOSHIBA or the third parties.
- Please contact your sales representative for product-by-product details in this document regarding RoHS
  compatibility. Please use these products in this document in compliance with all applicable laws and regulations
  that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses
  occurring as a result of noncompliance with applicable laws and regulations.