

# CY7C1297A/ GVT7164B18

# 64K X 18 Synchronous Burst SRAM

#### Features

- Fast access times: 9 and 10 ns
- Fast clock speed: 66 and 50 MHz
- Provide high performance 2-1-1-1 access rate
- Fast OE access times: 5 and 6 ns
- Single +3.3V -5% and +10% power supply
- 5V tolerant inputs except I/Os
- Clamp diodes to V<sub>SSQ</sub> at all inputs and outputs
- Common data inputs and data outputs
- Byte Write Enable and Global Write control
- Three chip enables for depth expansion and address pipeline
- Address, data, and control registers
- Internally self-timed Write Cycle
- Burst control pins (interleaved or linear burst sequence)
- · Automatic power-down for portable applications
- High-density, high-speed packages
- · Low-capacitive bus loading
- High 30-pF output drive capability at rated access time

#### **Functional Description**

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced double-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors. The CY7C1297A/GVT7164B18 SRAM integrates 65536 x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous include addresses, all inputs all data inputs. address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2 and CE2), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (WEL, WEH, and BWE), and Global Write (GW).

Asynchronous inputs include the Output Enable ( $\overline{OE}$ ), Burst Mode Control (MODE), and Sleep Mode Control (ZZ). The data outputs (DQ), enabled by  $\overline{OE}$ , are also asynchronous.

Addresses and chip enables <u>are</u> registered with either Address <u>Status</u> Processor (ADSP) or Address Status Controller (ADSC) input pins. Subsequent burst addresses can <u>be internally generated as controlled by the Burst Advance</u> pin (ADV).

Address, data inputs, and Read controls are registered on-chip to initiate self-timed Write cycle. Write cycles can be one or two bytes wide as controlled by the Read control inputs. Individual byte enables allow individual bytes to be written. WEL controls DQ1–DQ8 and DQP1. WEH controls DQ9–DQ16 and DQP2. WEL and WEH can be active only with BWE being LOW. GW being LOW causes all bytes to be written.

The CY7C1297A/GVT7164B18 operates from a +3.3V power supply. All inputs and outputs are TTL-compatible. The device is ideally suited for 486, Pentium®,  $680 \times 0$ , and PowerPC<sup>TM</sup> systems and for systems that benefit from a wide synchronous data bus.

#### **Selection Guide**

|                              | 7C1297A-66<br>7164B18-9 | 7C1297A-50<br>7164B18-10 | 7C1297A1-50<br>7164B18-12 | Unit |
|------------------------------|-------------------------|--------------------------|---------------------------|------|
| Maximum Access Time          | 9.0                     | 10.0                     | 10.0                      | ns   |
| Maximum Operating Current    | 240                     | 240                      | 240                       | mA   |
| Maximum CMOS Standby Current | 2                       | 2                        | 2                         | mA   |





#### Note:

1. The functional block diagram illustrates simplified device operation. See Truth Table, pin descriptions, and timing diagrams for detailed information.



## **Pin Configuration**



#### **Pin Descriptions**

| QFP Pins                                                                 | Pin Name | Туре                  | Description                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------|----------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37, 36, 35, 34, 33,<br>32, 100, 99, 82, 81,<br>80, 48, 47, 46, 45,<br>44 | A0–A16   | Input-<br>Synchronous | <b>Addresses</b> : These inputs are registered and must meet the set-up and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with A0 and A1, during burst and wait cycles.                                   |
| 93, 94                                                                   | WEL, WEH | Input-<br>Synchronous | <b>Byte Write Enables:</b> A byte Read enable is LOW for a W <u>rite cycle and HIGH</u> for a Read cycle. WEL controls DQ1–DQ8 and DQP1. WEH controls DQ9–DQ16 and DQP2. Data I/O are high impedance if either of these inputs are LOW, conditioned by BWE LOW. |
| 87                                                                       | BWE      | Input-<br>Synchronous | Write Enable: This active LOW input gates byte Read operations and must meet the set-up and hold times around the rising edge of CLK.                                                                                                                           |
| 88                                                                       | GW       | Input-<br>Synchronous | <b>Global Write</b> : This <u>active</u> LO <u>W input</u> allows a full 18-bit Write to occur independent of the BWE and WEn lines and must meet the set-up and hold times around the rising edge of CLK.                                                      |
| 89                                                                       | CLK      | Input-<br>Synchronous | <b>Clock</b> : This signal registers the addresses, data, chip enables, Write control and burst control inputs on its rising edge. All synchronous inputs must meet set-up and hold times around the clock's rising edge.                                       |
| 98                                                                       | CE       | Input-<br>Synchronous | <b>Chip Enable</b> : This active LOW input is used to enable the device and to gate ADSP.                                                                                                                                                                       |
| 92                                                                       | CE2      | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device.                                                                                                                                                                                                |
| 97                                                                       | CE2      | Input-<br>Synchronous | Chip Enable: This active HIGH input is used to enable the device.                                                                                                                                                                                               |



## Pin Descriptions (continued)

| QFP Pins                                                                                            | Pin Name         | Туре                   | Description                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------|------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 86                                                                                                  | ŌĒ               | Input                  | <b>Output Enable</b> : This active LOW asynchronous input enables the data output drivers.                                                                                                                            |
| 83                                                                                                  | ADV              | Input-<br>Synchronous  | <b>Address Advance</b> : This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance).                                                           |
| 84                                                                                                  | ADSP             | Input-<br>Synchronous  | Address Status Processor: This active LOW input, along with $\overline{CE}$ being LOW, causes a new external address to be registered and a Read cycle is initiated using the new address.                            |
| 85                                                                                                  | ADSC             | Input-<br>Synchronous  | Address Status Controller: This active LOW input causes device to be deselected or selected along with new external address to be registered. A Read or Write cycle is initiated depending upon Write control inputs. |
| 31                                                                                                  | MODE             | Input-<br>Static       | <b>Mode</b> : This input selects the burst sequence. A LOW on this pin selects Linear Burst. A NC or HIGH on this pin selects Interleaved Burst.                                                                      |
| 64                                                                                                  | ZZ               | Input-<br>Asynchronous | <b>Snooze</b> : This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC (No Connect).                                               |
| 58, 59, 62, 63, 68,<br>69, 72, 73, 8, 9, 12,<br>13, 18, 19, 22, 23                                  | DQ1–DQ16         | Input/<br>Output       | <b>Data Inputs/Outputs</b> : Low Byte is DQ1–DQ8. High Byte is DQ9–DQ16. Input data must meet set-up and hold times around the rising edge of CLK.                                                                    |
| 74, 24                                                                                              | DQP1,<br>DQP2    | Input/<br>Output       | <b>Parity Inputs/Outputs</b> : DQP1 is parity bit for DQ1–DQ8 and DQP2 is parity bit for DQ9–DQ16.                                                                                                                    |
| 15, 41, 65, 91                                                                                      | V <sub>CC</sub>  | Supply                 | Power Supply: +3.3V -5% and +10%                                                                                                                                                                                      |
| 14, 17, 40, 67, 90                                                                                  | V <sub>SS</sub>  | Ground                 | Ground: GND.                                                                                                                                                                                                          |
| 4, 11, 20, 27, 54, 61,<br>70, 77                                                                    | V <sub>CCQ</sub> | I/O Supply             | Output Buffer Supply: +2.375 to 3.6V                                                                                                                                                                                  |
| 5, 10, 21, 26, 55, 60,<br>71, 76                                                                    | V <sub>SSQ</sub> | I/O Ground             | Output Buffer Ground: GND                                                                                                                                                                                             |
| 1–3, 6, 7, 14, 16, 25,<br>28–30, 38, 39, 42,<br>43, 49–53, 56, 57,<br>66, 75, 78, 79, 80,<br>95, 96 | NC               | _                      | No Connect: These signals are not internally connected.                                                                                                                                                               |

\_\_\_\_\_

## Burst Address Table (MODE = NC/V<sub>CC</sub>)

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) |
|--------------------------------|---------------------------------|--------------------------------|---------------------------------|
| AA00                           | AA01                            | AA10                           | AA11                            |
| AA01                           | AA00                            | AA11                           | AA10                            |
| AA10                           | AA11                            | AA00                           | AA01                            |
| AA11                           | AA10                            | AA01                           | AA00                            |

## Burst Address Table (MODE = GND)

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) |
|--------------------------------|---------------------------------|--------------------------------|---------------------------------|
| AA00                           | AA01                            | AA10                           | AA11                            |
| AA01                           | AA10                            | AA11                           | AA00                            |
| AA10                           | AA11                            | AA00                           | AA01                            |
| AA11                           | AA00                            | AA01                           | AA10                            |



#### Truth Table<sup>[2, 3, 4, 5, 6, 7, 8]</sup>

| Operation                    | Address<br>Used | CE | CE2 | CE2 | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ     |
|------------------------------|-----------------|----|-----|-----|------|------|-----|-------|----|-----|--------|
| Deselected Cycle, Power Down | None            | Н  | Х   | Х   | Х    | L    | Х   | Х     | Х  | L–H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Х   | L   | L    | Х    | Х   | Х     | Х  | L–H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Н   | Х   | L    | Х    | Х   | Х     | Х  | L–H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Х   | L   | Н    | L    | Х   | Х     | Х  | L–H | High-Z |
| Deselected Cycle, Power Down | None            | L  | Н   | Х   | Н    | L    | Х   | Х     | Х  | L–H | High-Z |
| Read Cycle, Begin Burst      | External        | L  | L   | Н   | L    | Х    | Х   | Х     | L  | L–H | Q      |
| Read Cycle, Begin Burst      | External        | L  | L   | Н   | L    | Х    | Х   | Х     | Н  | L–H | High-Z |
| Write Cycle, Begin Burst     | External        | L  | L   | Н   | Н    | L    | Х   | L     | Х  | L–H | D      |
| Read Cycle, Begin Burst      | External        | L  | L   | Н   | Н    | L    | Х   | Н     | L  | L–H | Q      |
| Read Cycle, Begin Burst      | External        | L  | L   | Н   | Н    | L    | Х   | Н     | Н  | L–H | High-Z |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х   | Н    | Н    | L   | Н     | L  | L–H | Q      |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х   | Н    | Н    | L   | Н     | Н  | L–H | High-Z |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х   | Х    | Н    | L   | Н     | L  | L–H | Q      |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х   | Х    | Н    | L   | Н     | Н  | L–H | High-Z |
| Write Cycle, Continue Burst  | Next            | Х  | Х   | Х   | Н    | Н    | L   | L     | Х  | L–H | D      |
| Write Cycle, Continue Burst  | Next            | Н  | Х   | Х   | Х    | Н    | L   | L     | Х  | L–H | D      |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х   | Н    | Н    | Н   | Н     | L  | L–H | Q      |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х   | Н    | Н    | Н   | Н     | Н  | L–H | High-Z |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х   | Х    | Н    | Н   | Н     | L  | L–H | Q      |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х   | Х    | Н    | Н   | Н     | Н  | L–H | High-Z |
| Write Cycle, Suspend Burst   | Current         | Х  | Х   | Х   | Н    | Н    | Н   | L     | Х  | L–H | D      |
| Write Cycle, Suspend Burst   | Current         | Н  | Х   | Х   | Х    | Н    | Н   | L     | Х  | L–H | D      |

#### Partial Truth Table for Read/Write

| Function        | GW | BWE | WEH | WEL |
|-----------------|----|-----|-----|-----|
| Read            | Н  | Н   | Х   | Х   |
| Read            | Н  | L   | Н   | Н   |
| Write one byte  | Н  | L   | L   | Н   |
| Write all bytes | Н  | L   | L   | L   |
| Write all bytes | L  | Х   | Х   | Х   |

Notes:

2.

3

4. 5.

es: X means "don't care " H means logic HIGH. L means logic LOW. WRITE = L means [BWE + WEL\*WEH]\*GW equals LOW. WRITE = H means [BWE + WEL\*WEH]\*GW equals HIGH. WEL enables Write to DQ1–DQ8 and DQP1. WEH enables Write to DQ9–DQ16 and DQP2. All inputs except OE must meet set-up and hold times around the rising edge (LOW to HIGH) of CLK. Suspending burst generates wait cycle. For a Write operation following a Read operation, OE must be HIGH before the input data required setup time plus High-Z time for OE and staying HIGH throughout the input data hold time. <u>This d</u>evice contains circuitry that will ensure the outputs will be in High-Z during power-up. ADSP LOW along with chip being selected always initiates a Read cycle at the L–H edge of CLK. A Write cycle can be performed by setting WRITE LOW for the CLK L–H edge of the subsequent wait cycle. Refer to Write timing diagram for clarification. 6.

7.

8.



# CY7C1297A/ GVT7164B18

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Voltage on $V_{CC}$ Supply Relative to $V_{SS}$ . | –0.5V to +4.6V                 |
|---------------------------------------------------|--------------------------------|
| V <sub>IN</sub>                                   | –0.5V to V <sub>CC</sub> +0.5V |
| Storage Temperature (plastic)                     | –55°C to +125°C                |
| Junction Temperature                              | +125°C                         |

| Power Dissipation1.4               | 1W |
|------------------------------------|----|
| Short Circuit Output Current 100 r | nA |

### **Operating Range**

| Range | Ambient<br>Temperature <sup>[9]</sup> | <b>V<sub>CC</sub></b> <sup>[10,11]</sup> |
|-------|---------------------------------------|------------------------------------------|
| Com'l | 0°C to +70°C                          | 3.3V –5%/+10%                            |

#### Electrical Characteristics Over the Operating Range<sup>[12]</sup>

| Parameter       | Description                                      | Test Conditions                                 | Min. | Max.                  | Unit |
|-----------------|--------------------------------------------------|-------------------------------------------------|------|-----------------------|------|
| V <sub>IH</sub> | Input High (Logic 1) Voltage <sup>[13, 14]</sup> |                                                 | 2.0  | V <sub>CCQ</sub> +0.3 | V    |
| V <sub>II</sub> | Input Low (Logic 0) Voltage <sup>[13, 14]</sup>  |                                                 | -0.3 | 0.8                   | V    |
| IL <sub>I</sub> | Input Leakage Current <sup>[15]</sup>            | $0V \le V_{IN} \le V_{CC}$                      | -2   | 2                     | μΑ   |
| IL <sub>O</sub> | Output Leakage Current                           | Output(s) disabled, $0V \le V_{OUT} \le V_{CC}$ | -2   | 2                     | μA   |
| V <sub>OH</sub> | Output High Voltage <sup>[13, 16]</sup>          | I <sub>OH</sub> = -4.0 mA                       | 2.4  |                       | V    |
| V <sub>OL</sub> | Output Low Voltage <sup>[13, 16]</sup>           | I <sub>OL</sub> = 8.0 mA                        |      | 0.4                   | V    |
| V <sub>CC</sub> | Supply Voltage <sup>[13]</sup>                   |                                                 | 3.1  | 3.6                   | V    |

| Parameter        | Description                                                | Conditions                                                                                                                                                                                                                                                                                   | Тур. | 66 MHz<br>-9 | 50 MHz<br>-10 | 50 MHz<br>-12 | Unit |
|------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|---------------|---------------|------|
| Icc              | Power Supply Current:<br>Operating <sup>[17, 18, 19]</sup> | Device selected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ;<br>cycle time $\geq t_{KC}$ min.; $V_{CC} = Max.$ ;<br>outputs open                                                                                                                                                             | 150  | 240          | 240           | 200           | mA   |
| I <sub>SB1</sub> | Power Supply Current:<br>Idle <sup>[18, 19]</sup>          | $ \begin{array}{l} \hline \hline Device \ selected; \ \overline{ADSC}, \ \overline{ADSP}, \ \overline{ADV}, \ \overline{GW}, \\ \hline BWE \ge V_{IH}; \ all \ other \ inputs \le V_{IL} or \ge V_{IH}; \ V_{CC} \\ = Max.; \ cycle \ time \ge t_{KC} \ min.; \ outputs \ open \end{array} $ | 15   | 40           | 40            | 30            | mA   |
| I <sub>SB2</sub> | CMOS Standby <sup>[18, 19]</sup>                           | Device deselected; $V_{CC} = Max.;$<br>all inputs $\leq V_{SS} + 0.2$ or $\geq V_{CC} - 0.2;$<br>all inputs static; CLK frequency = 0                                                                                                                                                        | 0.2  | 2            | 2             | 2             | mA   |
| I <sub>SB3</sub> | TTL Standby <sup>[18, 19]</sup>                            | Device deselected; all inputs $\leq V_{IL}$<br>or $\geq V_{IH}$ ; all inputs static;<br>$V_{CC} = Max.$ ; CLK frequency = 0                                                                                                                                                                  | 4    | 10           | 10            | 10            | mA   |
| I <sub>SB4</sub> | Clock Running <sup>[18, 19]</sup>                          | Device deselected;<br>all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; $V_{CC} = Max.$ ;<br>CLK cycle time $\geq t_{KC}$ min.                                                                                                                                                                     | 15   | 40           | 40            | 30            | mA   |

#### Capacitance<sup>[20]</sup>

| Parameter      | Description                   | Test Conditions                         | Тур. | Max. | Unit |
|----------------|-------------------------------|-----------------------------------------|------|------|------|
| Cl             | Input Capacitance             | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 3    | 4    | pF   |
| C <sub>O</sub> | Input/Output Capacitance (DQ) | $V_{CC} = 3.3V$                         | 6    | 7    | pF   |

#### Notes:

<sup>Notes:
9. T<sub>A</sub> is the case temperature.
10. Please refer to waveform (d)
11. Power Supply ramp-up should be monotonic.
12. Values in table are associated with the operating frequencies listed.
13. All voltages referenced to V<sub>SS</sub> (GND).
14. Overshoot: V<sub>IH</sub> ≤ +6.0V fort ≤ t<sub>KC</sub> /2.</sup> Undershoot: V<sub>IL</sub> ≤ -2.0V fort ≤ t<sub>KC</sub> /2.
15. MODE pin has an internal pull-up and ZZ pin has an internal pull-down. These two pins exhibit an input leakage current of ±30 μA.
16. AC I/O curves are available upon request.
17. Loc is given with no output current loc increases with greater output loading and faster cycle times.

AC I/O curves are available upon request.
 I<sub>CC</sub> is given with no output current. I<sub>CC</sub> increases with greater output loading and faster cycle times.
 "Device Deselected" means the device is in Power-down mode as defined in the truth table. "Device Selected" means the device is active.
 Typical values are measured at 3.3V, 25°C, and 20-ns cycle time.
 This parameter is sampled.



### **Thermal Resistance**

| Description                              | Test Conditions                             | Symbol        | TQFP Typ. | Unit |
|------------------------------------------|---------------------------------------------|---------------|-----------|------|
| Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 4.25 x 1.125 inch, | $\Theta_{JA}$ | 20        | °C/W |
| Thermal Resistance (Junction to Case)    | four-layer PCB                              | $\Theta_{JC}$ | 91        | °C/W |

## AC Test Loads and Waveforms<sup>[21]</sup>



## Capacitance Derating<sup>[22]</sup>

| Description           | Symbol          | Тур.  | Max. | Unit    |
|-----------------------|-----------------|-------|------|---------|
| Clock to Output Valid | $\Delta t_{KQ}$ | 0.016 |      | ns / pF |

## Switching Characteristics Over the Operating Range<sup>[23]</sup>

|                     |                                                |      | 66 MHz<br>-9 |      | 50 MHz<br>-10 |      | 50 MHz<br>-12 |      |
|---------------------|------------------------------------------------|------|--------------|------|---------------|------|---------------|------|
| Parameter           | Description                                    | Min. | Max.         | Min. | Max.          | Min. | Max.          | Unit |
| Clock               | ·                                              |      | •            |      |               |      |               |      |
| t <sub>KC</sub>     | Clock Cycle Time                               | 15   |              | 15   |               | 20   |               | ns   |
| t <sub>KH</sub>     | Clock HIGH Time                                | 4    |              | 5    |               | 6    |               | ns   |
| t <sub>KL</sub>     | Clock LOW Time                                 | 4    |              | 5    |               | 6    |               | ns   |
| <b>Output Times</b> | ·                                              |      | •            |      |               |      |               |      |
| t <sub>KQ</sub>     | Clock to Output Valid                          |      | 9            |      | 10            |      | 12            | ns   |
| t <sub>KQX</sub>    | Clock to Output Invalid                        | 3    |              | 3    |               | 3    |               | ns   |
| t <sub>KQLZ</sub>   | Clock to Output in Low-Z <sup>[24, 25]</sup>   | 3    |              | 3    |               | 3    |               | ns   |
| t <sub>KQHZ</sub>   | Clock to Output in High-Z <sup>[24, 25]</sup>  |      | 5            |      | 5             |      | 6             | ns   |
| t <sub>OEQ</sub>    | OE to Output Valid <sup>[26]</sup>             |      | 5            |      | 5             |      | 6             | ns   |
| t <sub>OELZ</sub>   | OE to Output in Low-Z <sup>[24, 25]</sup>      | 0    |              | 0    |               | 0    |               | ns   |
| t <sub>OEHZ</sub>   | OE to Output in High-Z <sup>[24, 25]</sup>     |      | 5            |      | 5             |      | 6             | ns   |
| Set-up Times        | -                                              |      | <b></b>      |      |               |      |               | 1    |
| t <sub>S</sub>      | Address, Controls, and Data In <sup>[27]</sup> | 2.5  |              | 2.5  |               | 3    |               | ns   |
| Hold Times          | •                                              |      | •            |      | •             |      | •             |      |
| t <sub>H</sub>      | Address, Controls, and Data In <sup>[27]</sup> | 0.5  |              | 0.5  |               | 0.5  |               | ns   |



## Switching Characteristics Over the Operating Range<sup>[23]</sup>

|           |             | 66 I<br>- | -    | 50 I<br>-1 |      | 50 I<br>-1 |      |      |
|-----------|-------------|-----------|------|------------|------|------------|------|------|
| Parameter | Description | Min.      | Max. | Min.       | Max. | Min.       | Max. | Unit |

Notes:

21. Overshoot: VIH(AC) <VDD + 1.5V for t <tTCYC/2; undershoot: VIL(AC) < 0.5V for t <tTCYC/2; power-up: VIH < 2.6V and VDD <2.4V and VDDQ < 1.4V for

Overshoot: VIH(AC) <VDD + 1.5V for t <tTCYC/2; undershoot: VIL(AC) < 0.5V for t <tTCYC/2; power-up: VIH < 2.6V and VDD <2.4V and VDDQ < 1.4V for t<200 ms.)</li>
 Capacitance derating applies to capacitance different from the load capacitance shown in part (a) of AC Test Loads. Values in table are associated with the operating frequencies listed.
 Test conditions as specified with the output loading as shown in part (a) of AC Test Loads unless otherwise noted.
 Output loading is specified with C<sub>L</sub> = 5 pF as in AC Test Loads.
 At any given temperature and voltage condition, t<sub>KOHZ</sub> is less than t<sub>KQLZ</sub> and t<sub>OEHZ</sub> is less than t<sub>OELZ</sub>.
 OE is a "don't care" when a byte Write enable is sampled LOW.
 This is a synchronous device. All synchronous inputs must meet specified set-up and hold time, except for "don't care" as defined in the truth table.



## **Timing Diagrams**

Read Timing<sup>[28]</sup>



#### Note:

28.  $\overline{\text{CE}}$  active in this timing diagram means that all chip enables  $\overline{\text{CE}}$ , CE2, and  $\overline{\text{CE2}}$  are active.



## Timing Diagrams (continued)

Write Timing<sup>[28]</sup>





## Timing Diagrams (continued)

#### Read/Write Timing<sup>[28]</sup>



© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.



### **Ordering Information**

| Speed (MHz) | Ordering Code                      | Package<br>Name | Package Type                 | Operating<br>Range |
|-------------|------------------------------------|-----------------|------------------------------|--------------------|
| 66          | CY7C1297A-66AC/<br>GVT7164B18T-9   | A101            | 100-lead Thin Quad Flat Pack | Commercial         |
| 50          | CY7C1297A-50AC/<br>GVT7164B18T-10  | A101            | 100-lead Thin Quad Flat Pack | Commercial         |
|             | CY7C1297A1-50AC/<br>GVT7164B18T-12 | A101            | 100-lead Thin Quad Flat Pack | Commercial         |

#### Package Diagram

#### 100-pin Thin Plastic Quad Flatpack (14 × 20 × 1.4 mm) A101



DIMENSIONS ARE IN MILLIMETERS.

Pentium is a registered trademark of Intel Corporation. PowerPC is a trademark of International Business Machines, Inc. All products and company names mentioned in this document are the trademarks of their respective holders.



| Document Title: CY7C1297A/GVT7164B18 64K × 18 Synchronous Burst SRAM<br>Document Number: 38-05204 |         |               |                    |                                                               |  |  |
|---------------------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------|--|--|
| REV.                                                                                              | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                         |  |  |
| **                                                                                                | 112434  | 02/06/02      | KOM                | Change CY part number from CY7C1314A to CY7C1297A             |  |  |
| *A                                                                                                | 123141  | 01/19/03      | RBI                | Add Power up Requirements to Operating Conditions Information |  |  |