# 72-Mbit (2M x 36/4M x 18) Pipelined DCD Sync SRAM 

## Features

- Supports bus operation up to 250 MHz
- Available speed grades are 250, 200, and 167 MHz
- Registered inputs and outputs for pipelined operation
- Optimal for performance (double cycle deselect)
- Depth expansion without wait state
- 2.5 V core power supply ( $\mathrm{V}_{\mathrm{DD}}$ )
- $2.5 \mathrm{~V} / 1.8 \mathrm{~V}$ IO supply ( $\mathrm{V}_{\mathrm{DDQ}}$ )
- Fast clock-to-output times
- 3.0 ns (for $250-\mathrm{MHz}$ device)
- Provide high performance 3-1-1-1 access rate
- User selectable burst counter supporting Intel ${ }^{\circledR}$

Pentium ${ }^{\circledR}$ interleaved or linear burst sequences

- Separate processor and controller address strobes
- Synchronous self timed writes
- Asynchronous output enable
- CY7C1484V25, CY7C1485V25 available in JEDECstandard Pb -free 100-pin TQFP, Pb-free and non-Pb-free 165-ball FBGA package
- IEEE 1149.1 JTAG-Compatible Boundary Scan
- "ZZ" Sleep Mode option


## Functional Description ${ }^{[1]}$

The CY7C1484V25/CY7C1485V25 SRAM integrates 2 M x 36/4M x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable ( $\mathrm{CE}_{1}$ ), depth-expansion Chip Enables ( $\mathrm{CE}_{2}$ and $\mathrm{CE}_{3}$ ), Burst Control inputs (ADSC, $\overline{\mathrm{ADSP}}$, and ADV), Write Enables (BWX and BWE), and Global Write $(\overline{\mathrm{GW}})$. Asynchronous inputs include the Output Enable ( $\overline{\mathrm{OE}})$ and the $Z Z$ pin.
Addresses and chip enables are registered at the rising edge of clock when either Address Strobe Processor ( $\overline{\mathrm{ADSP}}$ ) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip to initiate a self timed write cycle. This part supports byte write operations (see "Pin Definitions" on page 5 and "Truth Table" on page 8 for further details). Write cycles can be one to four bytes wide, as controlled by the byte write control inputs. GW active LOW causes all bytes to be written. This device incorporates an additional pipelined enable register, which delays turning off the output buffers an additional cycle when a deselect is executed. This feature allows depth expansion without penalizing system performance.
The CY7C1484V25/CY7C1485V25 operates from a +2.5 V core power supply while all outputs operate with a +2.5 V or a +1.8 V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

## Selection Guide

|  | $\mathbf{2 5 0} \mathbf{~ M H z}$ | $\mathbf{2 0 0} \mathbf{~ M H z}$ | $\mathbf{1 6 7} \mathbf{~ M H z}$ | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Maximum Access Time | 3.0 | 3.0 | 3.4 | ns |
| Maximum Operating Current | 450 | 450 | 400 | mA |
| Maximum CMOS Standby Current | 120 | 120 | 120 | mA |

[^0]
## Logic Block Diagram - CY7C1484V25 (2M x 36)



Logic Block Diagram - CY7C1485V25 (4M x 18)


## Pin Configurations

## 100-Pin TQFP Pinout



Pin Configurations (continued)

## 165-Ball FBGA ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Pinout CY7C1484V25 (2M x 36)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/288M | A | $\overline{\mathrm{CE}}_{1}$ | $\overline{B W}_{C}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\overline{\mathrm{CE}}_{3}$ | $\overline{\text { BWE }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | A | NC |
| B | NC/144M | A | $\mathrm{CE}_{2}$ | $\overline{\mathrm{BW}}_{\mathrm{D}}$ | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | CLK | $\overline{\mathrm{GW}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { ADSP }}$ | A | NC/576M |
| C | $\mathrm{DQP}_{\mathrm{C}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {DDQ }}$ | NC/1G | $\mathrm{DQP}_{\mathrm{B}}$ |
| D | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{SS}}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| E | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| F | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {SS }}$ | $V_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| G | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| H | NC | NC | NC | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $V_{D D}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| K | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| L | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $D Q_{A}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| M | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $D Q_{A}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| N | $\mathrm{DQP}_{\mathrm{D}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{S S}$ | NC | A | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{DQP}_{\mathrm{A}}$ |
| P | NC | A | A | A | TDI | A1 | TDO | A | A | A | A |
| R | MODE | A | A | A | TMS | A0 | TCK | A | A | A | A |

CY7C1485V25 (4M x 18)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/288M | A | $\overline{\mathrm{CE}}_{1}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | NC | $\overline{\mathrm{CE}}_{3}$ | $\overline{\text { BWE }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | A | A |
| B | NC/144M | A | $\mathrm{CE}_{2}$ | NC | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | CLK | $\overline{\mathrm{GW}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { ADSP }}$ | A | NC/576M |
| C | NC | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $V_{\text {DDQ }}$ | NC/1G | $\mathrm{DQP}_{\mathrm{A}}$ |
| D | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $D Q_{A}$ |
| E | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| F | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| G | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| H | NC | NC | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | ${ }^{\prime} V_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| K | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| L | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| M | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| N | $\mathrm{DQP}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\text {SS }}$ | NC | A | NC | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | NC |
| P | NC | A | A | A | TDI | A1 | TDO | A | A | A | A |
| R | MODE | A | A | A | TMS | A0 | TCK | A | A | A | A |

## Pin Definitions

| Pin Name | 10 | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}$ | InputSynchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if ADSP or $\overline{\mathrm{ADSC}}$ is active LOW, and $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are sampled active. A1: A0 are fed to the two-bit counter. |
| $\begin{aligned} & \overline{\mathrm{BW}}_{\mathrm{BW}}^{\mathrm{B}} \\ & \mathrm{BW}_{\mathrm{C}}, \overline{\mathrm{BWW}}_{\mathrm{D}} \end{aligned}$ | InputSynchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| GW | InputSynchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on $\overline{\mathrm{BW}}_{\mathrm{X}}$ and $\overline{\mathrm{BWE}}$ ). |
| $\overline{\text { BWE }}$ | InputSynchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| CLK | InputClock | Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{\text { ADV }}$ is asserted LOW during a burst operation. |
| $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$ to select or deselect the device. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is $\mathrm{HIGH} . \mathrm{CE}_{1}$ is sampled only when a new external address is loaded. |
| $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{C E}_{1}$ and $\overline{C E}_{3}$ to select or deselect the device. $\mathrm{CE}_{2}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select or deselect the device. $\mathrm{CE}_{3}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{OE}}$ | InputAsynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the IO pins. When LOW, the IO pins behave as outputs. When deasserted HIGH, DQ pins are tri-stated, and act as input data pins. $\overline{\mathrm{OE}}$ is masked during the first clock of a read cycle when emerging from a deselected state. |
| $\overline{\text { ADV }}$ | Input- <br> Synchronous | Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle. |
| $\overline{\text { ADSP }}$ | InputSynchronous | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A1: AO are also loaded into the burst counter. When $\overline{\text { ADSP }}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. $\overline{\mathrm{ASDP}}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |
| $\overline{\overline{\text { ADSC }}}$ | InputSynchronous | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A1: A0 are also loaded into the burst counter. When $\overline{\text { ADSP }}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\text { ADSP }}$ is recognized. |
| ZZ | InputAsynchronous | ZZ "sleep" Input, active HIGH. When asserted HIGH, places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull down. |
| DQs, DQPs | IO- <br> Synchronous | Bidirectional Data IO lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP $X_{X}$ are placed in a tri-state condition. |
| $\mathrm{V}_{\mathrm{DD}}$ | Power Supply | Power supply inputs to the core of the device. |
| $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the core of the device. |
| $\mathrm{V}_{\text {SSQ }}{ }^{\text {[2] }}$ | IO Ground | Ground for the IO circuitry. |
| $\mathrm{V}_{\text {DDQ }}$ | IO Power Supply | Power supply for the IO circuitry. |

Note
Note
2. Applicable for TQFP package. For BGA package $\mathrm{V}_{S S}$ serves as ground for the core and the $I O$ circuitry.

## Pin Definitions (continued)

| Pin Name | 10 | Description |
| :---: | :---: | :---: |
| MODE | InputStatic | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to $\mathrm{V}_{\mathrm{DD}}$ or left floating selects interleaved burst sequence. This is a strap pin and must remain static during device operation. Mode Pin has an internal pull up. |
| TDO | JTAG Serial Output Synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If the JTAG feature is not used, this pin should be disconnected. This pin is not available on TQFP packages. |
| TDI | JTAG Serial Input Synchronous | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not used, this pin can be disconnected or connected to $\mathrm{V}_{\mathrm{DD}}$. This pin is not available on TQFP packages. |
| TMS | JTAG Serial Input Synchronous | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not used, this pin can be disconnected or connected to $\mathrm{V}_{\mathrm{DD}}$. This pin is not available on TQFP packages. |
| TCK | JTAG Clock | Clock input to the JTAG circuitry. If the JTAG feature is not used, this pin must be connected to $\mathrm{V}_{\mathrm{SS}}$. This pin is not available on TQFP packages. |
| NC | - | No Connects. Not internally connected to the die |
| $\begin{aligned} & \mathrm{NC}(144 \mathrm{M}, \\ & 288 \mathrm{M}, \\ & 576 \mathrm{M}, 1 \mathrm{G}) \end{aligned}$ | - | These pins are not connected. They will be used for expansion to the 144M, 288M, 576M and 1 G densities. |

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock.
The CY7C1484V25/CY7C1485V25 supports secondary cache in systems using either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and $1486{ }^{\mathrm{TM}}$ processors. The linear burst sequence is suited for processors that use a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the $\overline{\text { ADSP }}$ or $\overline{\text { ADSC. The }} \overline{\mathrm{ADV}}$ input controls address advancement through the burst sequence. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{B W}_{\mathrm{X}}$ ) inputs. GW overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self timed write circuitry.
Synchronous Chip Selects $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ and an asynchronous Output Enable ( $\overline{\mathrm{OE}})$ provide easy bank selection and output tri-state control. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH.

## Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) chip selects are all asserted active, and (3) the write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$ ) are all deasserted HIGH. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data
is allowed to propagate through the output register and onto the data bus within $\mathrm{t}_{\mathrm{co}}$ if $\overline{\mathrm{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state; its outputs are always tri-stated during the first cycle of the access. After the first cycle of the access, the $\overline{\mathrm{OE}}$ signal controls the outputs. Consecutive single read cycles are supported.
The CY7C1484V25/CY7C1485V25 is a double cycle deselect part. After the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output tri-states immediately after the next clock rise.

## Single Write Accesses Initiated by ADSP

This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) chip select is asserted active. The address presented is loaded into the address register and the address advancement logic while being delivered to the memory core. The write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{\mathrm{X}}$ ) and $\overline{\mathrm{ADV}}$ inputs are ignored during this first cycle.
$\overline{\mathrm{ADSP}}$ triggered write accesses need two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the $D Q_{x}$ inputs is written into the corresponding address location in the memory core. If GW is HIGH, then the $\overline{\mathrm{BWE}}$ and $\overline{\mathrm{BW}}^{\mathrm{X}}$ signals control the write operation. The CY7C1484V25/CY7C1485V25 provides byte write capability that is described in the "Truth Table for Read/Write" on page 9. Asserting BWE with the selected Byte Write input will selectively write to only the desired bytes. Bytes not selected during a byte write operation remain unaltered. A synchronous self timed write mechanism is provided to simplify the write operations.
Because the CY7C1484V25/CY7C1485V25 is a common IO device, the Output Enable ( $\overline{\mathrm{OE}}$ ) must be deasserted HIGH before presenting data to the DQ inputs. Doing so tri-states the output drivers. As a safety precaution, DQ are automatically

CY7C1484V25 CY7C1485V25
tri-stated whenever a write cycle is detected, regardless of the state of OE.

## Single Write Accesses Initiated by $\overline{\text { ADSC }}$

$\overline{\text { ADSC }}$ write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text { ADSC }}$ is asserted LOW, (2) $\overline{\text { ADSP }}$ is deasserted HIGH, (3) chip select is asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{X}$ ) are asserted active to conduct a write to the desired byte(s). ADSC triggered write accesses need a single clock cycle to complete. The address presented is loaded into the address register and the address advancement logic while being delivered to the memory core. The $\overline{\text { ADV }}$ input is ignored during this cycle. If a global write is conducted, the data presented to the $D Q_{X}$ is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation remain unaltered. A synchronous self-timed write mechanism is provided to simplify the write operations.
Because the CY7C1484V25/CY7C1485V25 is a common IO device, the Output Enable ( $\overline{\mathrm{OE}})$ must be deasserted HIGH before presenting data to the $D Q_{X}$ inputs. Doing so tri-states the output drivers. As a safety precaution, $D Q_{X}$ are automatically tri-stated whenever a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Sequences

The CY7C1484V25/CY7C1485V25 provides a two-bit wraparound counter, fed by $\mathrm{A}_{[1: 0]}$, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Both read and write burst operations are supported.
Asserting $\overline{\text { ADV }}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported.

## Sleep Mode

The $Z Z$ input pin is asynchronous. Asserting $Z Z$ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected before entering the "sleep" mode. $\overline{\mathrm{CEs}}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADSC}}$ must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## Interleaved Burst Address Table (MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First <br> Address <br> A1: A0 | Second <br> Address <br> A1: A0 | Third <br> Address <br> A1: A0 | Fourth <br> Address <br> A1: A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

## Linear Burst Address Table (MODE = GND)

| First <br> Address <br> A1: A0 | Second <br> Address <br> A1: A0 | Third <br> Address <br> A1: A0 | Fourth <br> Address <br> A1: A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $I_{\text {DDZZ }}$ | Sleep mode standby current | $Z Z \geq V_{D D}-0.2 V$ |  | 120 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {ZZREC }}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | ZZ Active to sleep current | This parameter is sampled |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {RZZI }}$ | ZZ Inactive to exit sleep current | This parameter is sampled | 0 |  | ns |

## Truth Table

The truth table for CY7C1484V25/CY7C1485V25 follows. ${ }^{[3,4,5,6,7]}$

| Operation | Add. Used | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{CE}_{2}$ | $\overline{C E}_{3}$ | ZZ | ADSP | ADSC | $\overline{\text { ADV }}$ | WRITE | $\overline{\mathrm{OE}}$ | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect Cycle, Power Down | None | H | X | X | L | X | L | X | X | X | L-H | Tri-State |
| Deselect Cycle, Power Down | None | L | L | X | L | L | X | X | X | X | L-H | Tri-State |
| Deselect Cycle, Power Down | None | L | X | H | L | L | X | X | X | X | L-H | Tri-State |
| Deselect Cycle, Power Down | None | L | L | X | L | H | L | X | X | X | L-H | Tri-State |
| Deselect Cycle, Power Down | None | L | X | H | L | H | L | X | X | X | L-H | Tri-State |
| Sleep Mode, Power Down | None | X | X | X | H | X | X | X | X | X | X | Tri-State |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | H | L-H | Tri-State |
| Write Cycle, Begin Burst | External | L | H | L | L | H | L | X | L | X | L-H | D |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | H | L-H | Tri-State |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | H | L-H | Tri-State |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | H | L-H | Tri-State |
| Write Cycle, Continue Burst | Next | X | X | X | L | H | H | L | L | X | L-H | D |
| Write Cycle, Continue Burst | Next | H | X | X | L | X | H | L | L | X | L-H | D |
| Read Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | H | L | L-H | Q |
| Read Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | H | H | L-H | Tri-State |
| Read Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | H | L | L-H | Q |
| Read Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | H | H | L-H | Tri-State |
| Write Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | L | X | L-H | D |
| Write Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | L | X | L-H | D |

## Notes

3. $\mathrm{X}=$ "Don't Care." H = Logic HIGH, L = Logic LOW.
4. $\overline{\text { WRITE }}=L$ when any one or more Byte Write Enable signals and $\overline{\mathrm{BWE}}=L$ or $\overline{\mathrm{GW}}=\mathrm{L}$. $\overline{\text { WRITE }}=H$ when all Byte Write Enable signals, $\overline{\mathrm{BWE}}, \overline{\mathrm{GW}}=\mathrm{H}$.
5. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
6. The SRAM always initiates a read cycle when $\overline{\text { ADSP }}$ is asserted, regardless of the state of $\overline{G W}, \overline{B W E}$, or $\overline{B W}_{X}$. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle.
7. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).

## Truth Table for Read/Write

The read/write truth table for CY7C1484V25 follows. ${ }^{[5, ~ 8]}$

| Function (CY7C1484V25) | GW | BWE | $\overline{B W}_{\text {D }}$ | $\overline{B W}_{C}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\overline{B W}_{\text {A }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | H | X | X | X | X |
| Read | H | L | H | H | H | H |
| Write Byte A - $\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | H | H | H | L |
| Write Byte B - $\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | H | H | L | H |
| Write Bytes B, A | H | L | H | H | L | L |
| Write Byte $\mathrm{C}-\left(\mathrm{DQ}_{\mathrm{C}}\right.$ and $\left.\mathrm{DQP}_{C}\right)$ | H | L | H | L | H | H |
| Write Bytes C, A | H | L | H | L | H | L |
| Write Bytes C, B | H | L | H | L | L | H |
| Write Bytes C, B, A | H | L | H | L | L | L |
| Write Byte $\mathrm{D}-\left(\mathrm{DQ}_{\mathrm{D}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{D}}\right)$ | H | L | L | H | H | H |
| Write Bytes D, A | H | L | L | H | H | L |
| Write Bytes D, B | H | L | L | H | L | H |
| Write Bytes D, B, A | H | L | L | H | L | L |
| Write Bytes D, C | H | L | L | L | H | H |
| Write Bytes D, C, A | H | L | L | L | H | L |
| Write Bytes D, C, B | H | L | L | L | L | H |
| Write All Bytes | H | L | L | L | L | L |
| Write All Bytes | L | X | X | X | X | X |

## Truth Table for Read/Write

The read/write truth table for CY7C1485V25 follows. ${ }^{[5]}$

| Function (CY7C1485V25) | $\overline{\mathbf{G W}}$ | $\overline{\mathbf{B W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{B}}$ | $\overline{\mathbf{B W}}_{\mathbf{A}}$ |
| :--- | :---: | :---: | :---: | :---: |
| Read | H | H | X | X |
| Read | H | L | H | H |
| Write Byte $\mathrm{A}-\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | H | L |
| Write Byte $\mathrm{B}-\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | L | H |
| Write All Bytes | H | L | L | L |

Note
8. Table contains only a partial listing of the byte write combinations. Any combination of $\overline{\mathrm{BW}}_{\mathrm{X}}$ is valid. Appropriate write is based on which byte write is active.

## IEEE 1149.1 Serial Boundary Scan (JTAG)

The CY7C1484V25/CY7C1485V25 incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 2.5 V or 1.8 V I/O logic levels.

The CY7C1484V25/CY7C1485V25 contains a TAP controller instruction register, boundary scan register, bypass register, and ID register.

## Disabling the JTAG Feature

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, tie TCK LOW ( $\mathrm{V}_{\mathrm{SS}}$ ) to prevent device clocking. TDI and TMS are internally pulled up and may be unconnected. They may alternatively be connected to $\mathrm{V}_{\mathrm{DD}}$ through a pull up resistor. TDO must be left unconnected. During power up, the device comes up in a reset state, which does not interfere with the operation of the device.

## TAP Controller State Diagram



The 0/1 next to each state represents the value of TMS at the rising edge of TCK.

## Test Access Port (TAP)

## Test Clock (TCK)

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

## Test Mode Select (TMS)

The TMS input gives commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level.

## Test Data-In (TDI)

The TDI ball serially inputs information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information about loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See TAP Controller Block Diagram.)

## Test Data-Out (TDO)

The TDO output ball serially clocks data-out from the registers. Whether the output is active depends on the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See TAP Controller State Diagram.)

TAP Controller Block Diagram


## Performing a TAP Reset

A RESET is performed by forcing TMS HIGH ( $\mathrm{V}_{\mathrm{DD}}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating.
At power up, the TAP is reset internally to ensure that TDO comes up in a High-Z state.

## TAP Registers

Registers are connected between the TDI and TDO balls and enable data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK.

## Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the "TAP Controller Block Diagram" on page 10. During power up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state, as described in the previous section.
When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary '01' pattern to enable fault isolation of the board-level serial test data path.

## Bypass Register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $\left(\mathrm{V}_{S S}\right)$ when the BYPASS instruction is executed.

## Boundary Scan Register

The boundary scan register is connected to all the input and bidirectional balls on the SRAM. The x36 configuration has a 73 -bit-long register and the $\times 18$ configuration has a 54 -bit-long register.
The boundary scan register is loaded with the contents of the RAM IO ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE $Z$ instructions can be used to capture the contents of the IO ring.
The Boundary Scan Order tables on page 14 show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI and the LSB is connected to TDO.

## Identification (ID) Register

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in "Identification Register Definitions" on page 13.

## TAP Instruction Set

## Overview

Eight different instructions are possible with the three-bit instruction register. All combinations are listed in "Identification Codes" on page 14. Three of these instructions are listed as RESERVED and must not be used. The other five instructions are described in this section in detail.
The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented.
The TAP controller cannot be used to load address data or control signals into the SRAM and cannot preload the IO buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of

SAMPLE/PRELOAD; rather, it performs a capture of the IO ring when these instructions are executed.
Instructions are loaded into the TAP controller during the ShiftIR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller must be moved into the Update-IR state.

## EXTEST

EXTEST is a mandatory 1149.1 instruction, which is to be executed whenever the instruction register is loaded with all zeros. EXTEST is not implemented in this SRAM TAP controller, and therefore this device is not compliant to 1149.1. The TAP controller does recognize an all-zero instruction.
When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state.

## IDCODE

The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and enables the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state.
The IDCODE instruction is loaded into the instruction register at power up or whenever the TAP controller is in a test logic reset state.

## SAMPLE Z

The SAMPLE $Z$ instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state.

## SAMPLE/PRELOAD

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1 compliant.
When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register.
Be aware that the TAP controller clock can only operate at a frequency up to 10 MHz , but the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output may undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This does not harm the device, but there is no guarantee as to the value that may be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time ( $\mathrm{t}_{\mathrm{CS}}$ plus $\mathrm{t}_{\mathrm{CH}}$ ).

The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CLK captured in the boundary scan register.
After the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls.
Note that because the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction has the same effect as the Pause-DR command.

## BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

## Reserved

These instructions are not implemented but are reserved for future use. Do not use these instructions.

## TAP Timing



## TAP AC Switching Characteristics

Over the Operating Range ${ }^{[9,10]}$

| Parameter | Description | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock |  |  |  |  |
| $\mathrm{t}_{\text {TCYC }}$ | TCK Clock Cycle Time | 50 |  | ns |
| $\mathrm{t}_{\text {TF }}$ | TCK Clock Frequency |  | 20 | MHz |
| $\mathrm{t}_{\text {TH }}$ | TCK Clock HIGH time | 20 |  | ns |
| $\mathrm{t}_{\mathrm{TL}}$ | TCK Clock LOW time | 20 |  | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {TDOV }}$ | TCK Clock LOW to TDO Valid |  | 10 | ns |
| $\mathrm{t}_{\text {TDOX }}$ | TCK Clock LOW to TDO Invalid | 0 |  | ns |
| Setup Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSS }}$ | TMS Setup to TCK Clock Rise | 5 |  | ns |
| ${ }^{\text {T }}$ tDIS | TDI Setup to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Setup to TCK Rise | 5 |  |  |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSH }}$ | TMS hold after TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\text {TDIH }}$ | TDI Hold after Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Capture Hold after Clock Rise | 5 |  | ns |

## Notes

[^1]
### 2.5V TAP AC Test Conditions

Input pulse levels $\qquad$ $\mathrm{V}_{\mathrm{SS}}$ to 2.5 V
Input rise and fall time 1 ns
Input timing reference levels ..........................................1.25V
Output reference levels................................................1.25V
Test load termination supply voltage
1.25 V

### 2.5V TAP AC Output Load Equivalent



### 1.8V TAP AC Test Conditions

Input pulse levels.................................... 0.2 V to $\mathrm{V}_{\mathrm{DDQ}}-0.2$
Input rise and fall time ...................................................... 1 ns
Input timing reference levels.............................................. 9 V
Output reference levels ................................................. 0.9V
Test load termination supply voltage .............................. 0.9 V

### 1.8V TAP AC Output Load Equivalent



## TAP DC Electrical Characteristics And Operating Conditions

$\left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}\right.$ unless otherwise noted) ${ }^{[11]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 1.7 |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 2.1 |  | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ | 1.6 |  | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {OL2 }}$ | Output LOW Voltage | $\mathrm{l}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.2 | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ | 1.26 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| VIL | Input LOW Voltage |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | -0.3 | 0.7 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}$ | -0.3 | 0.36 | V |
| $\mathrm{I}_{\mathrm{x}}$ | Input Load Current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |

## Identification Register Definitions

| Instruction Field | CY7C1484V25 <br> $(\mathbf{2 M ~ x ~ 3 6 ) ~}$ | CY7C1485V25 <br> $(4 M \mathbf{~ 1 8 )}$ | Description |
| :--- | :---: | :---: | :--- |
| Revision Number (31:29) | 000 | 000 | Describes the version number |
| Device Depth (28:24) | 01011 | 01011 | Reserved for internal use |
| Architecture/Memory Type(23:18) | 000110 | 000110 | Defines memory type and architecture |
| Bus Width/Density (17:12) | 100100 | 010100 | Defines width and density |
| Cypress JEDEC ID Code (11:1) | 00000110100 | 00000110100 | Enables unique identification of SRAM vendor |
| ID Register Presence Indicator (0) | 1 | 1 | Indicates the presence of an ID register |

Note
11. All voltages refer to $\mathrm{V}_{\mathrm{SS}}$ (GND).

## Scan Register Sizes

| Register Name | Bit Size (x36) | Bit Size(x18) |
| :--- | :---: | :---: |
| Instruction | 3 | 3 |
| Bypass | 1 | 1 |
| ID | 32 | 32 |
| Boundary Scan Order -165BGA | 73 | 54 |

## Identification Codes

| Instruction | Code | Description |
| :--- | :---: | :--- |
| EXTEST | 000 | Captures IO ring contents. |
| IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This <br> operation does not affect SRAM operations. |
| SAMPLE Z | 010 | Captures IO ring contents. Places the boundary scan register between TDI and TDO. <br> Forces all SRAM output drivers to a High-Z state. |
| RESERVED | 011 | Do Not Use: This instruction is reserved for future use. |
| SAMPLE/ <br> PRELOAD | 100 | Captures IO ring contents. Places the boundary scan register between TDI and TDO. <br> Does not affect SRAM operation. |
| RESERVED | 101 | Do Not Use: This instruction is reserved for future use. |
| RESERVED | 110 | Do Not Use: This instruction is reserved for future use. |
| BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. |

## Boundary Scan Exit Order (2M x 36)

| Bit \# | 165-Ball ID | Bit \# | 165-Ball ID | Bit \# | 165-Ball ID | Bit \# | 165-Ball ID |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | C1 | 21 | R3 | 41 | L10 | 61 | B8 |
| 2 | D1 | 22 | P2 | 42 | K11 | 62 | A7 |
| 3 | E1 | 23 | R4 | 43 | J11 | 63 | B7 |
| 4 | D2 | 24 | P6 | 44 | K10 | 64 | B6 |
| 5 | E2 | 25 | R6 | 45 | J10 | 65 | A6 |
| 6 | F1 | 26 | N6 | 46 | H11 | 66 | B5 |
| 7 | G1 | 27 | P11 | 47 | G11 | 67 | A5 |
| 8 | F2 | 28 | R8 | 48 | F11 | 68 | A4 |
| 9 | G2 | 29 | P3 | 49 | E11 | 69 | B4 |
| 10 | J1 | 30 | P4 | 50 | D10 | 70 | B3 |
| 11 | K1 | 31 | P8 | 51 | D11 | 71 | A3 |
| 12 | L1 | 32 | P9 | 52 | C11 | 72 | A2 |
| 13 | J2 | 33 | P10 | 53 | G10 | 73 | B2 |
| 14 | M1 | 34 | R9 | 54 | F10 |  |  |
| 15 | N1 | 35 | R10 | 55 | E10 |  |  |
| 16 | K2 | 36 | R11 | 56 | A10 |  |  |
| 17 | L2 | 37 | N11 | 57 | B10 |  |  |
| 18 | M2 | 38 | M11 | 58 | A9 |  |  |
| 19 | R1 | 39 | L11 | 59 | B9 |  |  |
| 20 | R2 | 40 | M10 | 60 | A8 |  |  |

Boundary Scan Exit Order (4M x 18)

| Bit \# | 165-Ball ID |
| :---: | :---: |
| 1 | D2 |
| 2 | E2 |
| 3 | F2 |
| 4 | G2 |
| 5 | J1 |
| 6 | K1 |
| 7 | L1 |
| 8 | M1 |
| 9 | N1 |
| 10 | R1 |
| 11 | R2 |
| 12 | R3 |
| 13 | P2 |
| 14 | R4 |
| 15 | P6 |
| 16 | R6 |
| 17 | N6 |
| 18 | P11 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 19 | R8 |
| 20 | P3 |
| 21 | P4 |
| 22 | P8 |
| 23 | P9 |
| 24 | P10 |
| 25 | R9 |
| 26 | R10 |
| 27 | R11 |
| 28 | M10 |
| 29 | L10 |
| 30 | K10 |
| 31 | J10 |
| 32 | H11 |
| 33 | G11 |
| 34 | F11 |
| 35 | E11 |
| 36 | D11 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 37 | C11 |
| 38 | A11 |
| 39 | A10 |
| 40 | B10 |
| 41 | A9 |
| 42 | B9 |
| 43 | A8 |
| 44 | B8 |
| 45 | A7 |
| 46 | B7 |
| 47 | B6 |
| 48 | A6 |
| 49 | B5 |
| 50 | A4 |
| 51 | B3 |
| 52 | A3 |
| 53 | A2 |
| 54 | B2 |

## Maximum Ratings

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.
Storage Temperature ................................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{DD}}$ Relative to GND........ -0.5 V to +3.6 V
Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to $\mathrm{GND} \ldots . .-0.5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{DD}}$ DC Voltage Applied to Outputs in Tri-State $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

DC Input Voltage $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into Outputs (LOW)
20 mA
Static Discharge Voltage.
$>2001 \mathrm{~V}$
(MIL-STD-883, Method 3015)
Latch Up Current $\qquad$ $>200 \mathrm{~mA}$

## Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\mathbf{D D}}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $2.5 \mathrm{~V}-5 \% /+5 \%$ | 1.7 V to $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |

## Electrical Characteristics

Over the Operating Range ${ }^{[12,13]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Power Supply Voltage |  |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\text {DDQ }}$ | IO Supply Voltage | For 2.5 V IO |  | 2.375 | $\mathrm{V}_{\text {DD }}$ | V |
|  |  | For 1.8 V IO |  | 1.7 | 1.9 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | For $2.5 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | 2.0 |  | V |
|  |  | For $1.8 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | 1.6 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | For 2.5V IO, $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | For $1.8 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage ${ }^{[12]}$ | For 2.5 V IO |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | For 1.8 V IO |  | 1.26 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage ${ }^{[12]}$ | For 2.5 V IO |  | -0.3 | 0.7 | V |
|  |  | For 1.8V IO |  | -0.3 | 0.36 | V |
| ${ }^{\text {IX }}$ | Input Leakage Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input Current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 30 | $\mu \mathrm{A}$ |
| l I | Output Leakage Current | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ Operating Supply Current | $\begin{aligned} & V_{\mathrm{DD}}=\mathrm{Max} ., \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 450 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 450 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 400 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE <br> Power Down <br> Current-TTL Inputs | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\text { Max, Device Deselected, } \\ & \mathrm{V}_{\text {IN }} \geq \mathrm{V}_{I H} \text { or } \mathrm{V}_{I N} \leq \mathrm{V}_{I L} \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 200 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 200 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 200 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE <br> Power Down <br> Current-CMOS Inputs | $\begin{aligned} & V_{D D}=\text { Max, Device Deselected, } \\ & V_{I N} \leq 0.3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \\ & \mathrm{f}=0 \end{aligned}$ | All speeds |  | 120 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CE <br> Power Down <br> Current-CMOS Inputs | $\begin{aligned} & V_{D D}=\text { Max, Device Deselected, } \\ & \text { or } V_{\text {IN }} \leq 0.3 V \text { or } V_{\text {IN }} \geq V_{D D Q}-0.3 V \\ & f=f_{M A X}=1 / t_{C Y C} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 200 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 200 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 200 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE <br> Power Down <br> Current-TTL Inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, Device Deselected, <br> $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IL}}, \mathrm{f}=0$ | All Speeds |  | 135 | mA |

Notes
12. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ). Undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})>-2 \mathrm{~V}$ (pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
13. Power up: assumes a linear ramp from $0 V$ to $V_{D D}(m i n$.$) within 200 \mathrm{~ms}$. During this time $\mathrm{V}_{I H}<\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDQ}} \leq \mathrm{V}_{\mathrm{DD}}$.

## Capacitance

Tested initially and after any design or process change that may affect these parameters.

| Parameter | Description | Test Conditions | 100 TQFP Package | 165 FBGA Package | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {ADDRESS }}$ | Address Input Capacitance | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \\ \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DQ}}=2.5 \mathrm{~V} \end{gathered}$ | 6 | 6 | pF |
| $\mathrm{C}_{\text {DATA }}$ | Data Input Capacitance |  | 5 | 5 | pF |
| $\mathrm{C}_{\text {CTRL }}$ | Control Input Capacitance |  | 8 | 8 | pF |
| $\mathrm{C}_{\text {CLK }}$ | Clock Input Capacitance |  | 6 | 6 | pF |
| $\mathrm{C}_{\text {I/O }}$ | Input/Output Capacitance |  | 5 | 5 | pF |

## Thermal Resistance

Tested initially and after any design or process change that may affect these parameters.

| Parameter | Description | Test Conditions | 100 TQFP <br> Package | 165 FBGA <br> Package | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance <br> (Junction to Ambient) | Test conditions follow standard test <br> methods and procedures for <br> measuring thermal impedance, per <br> EIA/JESD51. | 24.63 | 16.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Resistance <br> (Junction to Case) | 2.28 | 2.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |

## AC Test Loads and Waveforms

### 2.5V IO Test Load


(a)

(b)

(c)

### 1.8V IO Test Load



## Switching Characteristics

Over the Operating Range. Timing reference level is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ and is 0.9 V when $\mathrm{V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}$. Test conditions shown in (a) of "AC Test Loads and Waveforms" on page 17 unless otherwise noted.

| Parameter | Description | 250 MHz |  | 200 MHz |  | 167 MHz |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tPOWER | $\mathrm{V}_{\mathrm{DD}}$ (Typical) to the First Access ${ }^{[14]}$ | 1 |  | 1 |  | 1 |  | ms |
| Clock |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 4.0 |  | 5 |  | 6 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 2.0 |  | 2.0 |  | 2.2 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 2.0 |  | 2.0 |  | 2.2 |  | ns |
| Output Times |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{co}}$ | Data Output Valid After CLK Rise |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data Output Hold After CLK Rise | 1.3 |  | 1.3 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CLZ }}$ | Clock to Low-Z ${ }^{[15,16,17]}$ | 1.3 |  | 1.3 |  | 1.5 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z ${ }^{\text {[15, 16, 17] }}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| toev | $\overline{\text { OE LOW to Output Valid }}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| $\mathrm{t}_{\text {OeLZ }}$ | $\overline{\mathrm{OE}}$ LOW to Output Low-Z ${ }^{[15,16,17]}$ | 0 |  | 0 |  | 0 |  | ns |
| toenz | $\overline{\mathrm{OE}}$ HIGH to Output High-Z ${ }^{[15,16,17]}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |

## Setup Times

| $\mathrm{t}_{\text {AS }}$ | Address Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {ADS }}$ | $\overline{\mathrm{ADSC}}, \overline{\text { ADSP }}$ Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |
| $\mathrm{t}_{\text {ADVS }}$ | $\overline{\text { ADV }}$ Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |
| $\mathrm{t}_{\mathrm{WES}}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Input Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Enable Setup Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 | ns |

## Hold Times

| $\mathrm{t}_{\mathrm{AH}}$ | Address Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ADH}}$ | $\overline{\text { ADSP }}, \overline{\text { ADSC Hold After CLK Rise }}$ | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ADVH }}$ | $\overline{\text { ADV }}$ Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{WEH}}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 | ns |  |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 | ns |  |
| $\mathrm{t}_{\mathrm{CEH}}$ | Chip Enable Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 | ns |  |

[^2]
## Switching Waveforms

Figure 1 shows read cycle timing waveforms. ${ }^{[18]}$
Figure 1. Read Cycle Timing


Note
18. On this diagram, when $\overline{C E}$ is LOW: $\overline{C E}_{1}$ is LOW, $C_{2}$ is HIGH , and $\overline{\mathrm{CE}}_{3}$ is LOW . When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}: \overline{\mathrm{CE}}_{1}$ is $\mathrm{HIGH}, \mathrm{CE}$ 2 is LOW , or $\overline{\mathrm{CE}}_{3}$ is HIGH .

## Switching Waveforms (continued)

Figure 2 shows write cycle timing waveforms. ${ }^{[18,19]}$
Figure 2. Write Cycle Timing


Note
19. Full width write can be initiated by either $\overline{\mathrm{GW}}$ LOW; or by $\overline{\mathrm{GW}}$ HIGH, $\overline{\mathrm{BWE}}$ LOW, and $\overline{\mathrm{BW}}_{\mathrm{X}}$ LOW.

## Switching Waveforms (continued)

Figure 3 shows read/write cycle timing waveforms. ${ }^{[18, ~ 20, ~ 21]}$
Figure 3. Read/Write Cycle Timing


## Notes

20. The data bus $(Q)$ remains in high- $Z$ following a write cycle, unless a new read access is initiated by $\overline{\text { ADSP }}$ or $\overline{\text { ADSC }}$.
21. $\overline{\mathrm{GW}}$ is HIGH.

## Switching Waveforms (continued)

Figure 4 shows ZZ mode timing waveforms. ${ }^{[22,23]}$
Figure 4. ZZ Mode Timing


Notes
22. Device must be deselected when entering ZZ mode. See "Truth Table" on page 8 for all possible signal conditions to deselect the device.
23. DQs are in high- $Z$ when exiting $Z Z$ sleep mode

## Ordering Information

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| Speed (MHz) | Ordering Code | Package Diagram | Part and Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 167 | CY7C1484V25-167AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Commercial |
|  | CY7C1485V25-167AXC |  |  |  |
|  | CY7C1484V25-167BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-167BZC |  |  |  |
|  | CY7C1484V25-167BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-167BZXC |  |  |  |
|  | CY7C1484V25-167AXI | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Industrial |
|  | CY7C1485V25-167AXI |  |  |  |
|  | CY7C1484V25-167BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-167BZI |  |  |  |
|  | CY7C1484V25-167BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-167BZXI |  |  |  |
| 200 | CY7C1484V25-200AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Commercial |
|  | CY7C1485V25-200AXC |  |  |  |
|  | CY7C1484V25-200BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-200BZC |  |  |  |
|  | CY7C1484V25-200BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-200BZXC |  |  |  |
|  | CY7C1484V25-200AXI | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Industrial |
|  | CY7C1485V25-200AXI |  |  |  |
|  | CY7C1484V25-200BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-200BZI |  |  |  |
|  | CY7C1484V25-200BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-200BZXI |  |  |  |
| 250 | CY7C1484V25-250AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Commercial |
|  | CY7C1485V25-250AXC |  |  |  |
|  | CY7C1484V25-250BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-250BZC |  |  |  |
|  | CY7C1484V25-250BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-250BZXC |  |  |  |
|  | CY7C1484V25-250AXI | 51-85050 | 100-pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1485V25-250AXI |  |  |  |
|  | CY7C1484V25-250BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1485V25-250BZI |  |  |  |
|  | CY7C1484V25-250BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1485V25-250BZXI |  |  |  |

## Package Diagrams

Figure 5. 100-Pin Thin Plastic Quad Flatpack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ), 51-85050


## Package Diagrams (continued)

Figure 6. 165-Ball FBGA ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ), 51-85165

i486 is a trademark, and Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.

## Document History Page

| Document Title: CY7C1484V25/CY7C1485V25 72-Mbit (2M x 36/4M x 18) Pipelined DCD Sync SRAM Document Number: 38-05286 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change |
| ** | 114672 | 08/21/02 | PKS | New Data Sheet |
| *A | 118285 | 01/20/03 | HGK | Changed tCO from 2.4 to 2.6 ns for 250 MHz Updated Features on package offering Updated Ordering information Changed Advanced Information to Preliminary |
| *B | 233368 | See ECN | NJY | Changed timing diagrams <br> Changed logic block diagrams <br> Modified Functional Description <br> Modified "Functional Overview" section <br> Added boundary scan order for all packages <br> Included thermal numbers and capacitance values for all packages <br> Included IDD and ISB values <br> Removed $250-\mathrm{MHz}$ offering and included $225-\mathrm{MHz}$ speed bin <br> Changed package outline for 165FBGA package <br> Removed 119-BGA package offering |
| *C | 299511 | See ECN | SYT | Removed $225-\mathrm{MHz}$ offering and included $250-\mathrm{MHz}$ speed bin Changed $\mathrm{t}_{\mathrm{CYC}}$ from 4.4 ns to 4.0 ns for $250-\mathrm{MHz}$ Speed Bin Changed $\Theta_{\mathrm{JA}}$ from 16.8 to $24.63^{\circ} \mathrm{C} / \mathrm{W}$ and $\Theta_{\mathrm{JC}}$ from 3.3 to $2.28^{\circ} \mathrm{C} / \mathrm{W}$ for 100 TQFP Package on Page \# 16 <br> Added lead-free information for 100-Pin TQFP and 165 FBGA Packages Added comment of 'Lead-free BG packages availability' below the Ordering Information |
| *D | 320197 | See ECN | PCI | Changed typo in the part number from CY7C1484V33 and CY7C1485V33 to CY7C1484V25 and CY7C1485V25 respectively on page numbers 2, 3, 4 and 21 |
| *E | 331513 | See ECN | PCI | Unshaded 200 and 167 MHz speed bins in the AC/DC Table and Selection Guide <br> Address expansion pins/balls in the pinouts for all packages are modified as per JEDEC standard <br> Added Address Expansion pins in the Pin Definitions Table <br> Added Industrial Operating Range <br> Modified $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ Test Conditions <br> Updated Ordering Information Table |
| *F | 416221 | See ECN | RXU | Converted from Preliminary to Final <br> Changed address of Cypress Semiconductor Corporation on Page\# 1 from "3901 North First Street" to "198 Champion Court" <br> Changed the description of $I_{X}$ from Input Load Current to Input Leakage <br> Current on page\# 16 <br> Changed the $\mathrm{I}_{\mathrm{X}}$ current values of MODE on page \# 16 from $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ to $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ <br> Changed the $\mathrm{I}_{\mathrm{X}}$ current values of ZZ on page \# 16 from $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ to $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ <br> Changed $V_{I H} \leq V_{D D}$ to $V_{I H}<V_{D D}$ on page \# 16 <br> Replaced Package Name column with Package Diagram in the Ordering Information table |
| *G | 472335 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on $V_{\text {DDQ }}$ Relative to GND Changed $\mathrm{t}_{\mathrm{TH}}, \mathrm{t}_{\mathrm{TL}}$ from 25 ns to 20 ns and $\mathrm{t}_{\mathrm{TDOV}}$ from 5 ns to 10 ns in TAP AC Switching Characteristics table Updated the Ordering Information table. |
| *H | 1062042 | See ECN | KN/KKVTMP | Added footnote \#2 related to $\mathrm{V}_{\text {SSQ }}$ |


[^0]:    Note

    1. For best practices recommendations, please refer to the Cypress application note AN1064, SRAM System Guidelines.
[^1]:    9. $\mathrm{t}_{\mathrm{CS}}$ and $\mathrm{t}_{\mathrm{CH}}$ refer to the setup and hold time requirements of latching data from the boundary scan register.
    10. Test conditions are specified using the load in TAP AC Test Conditions. $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}=1 \mathrm{~ns}$.
[^2]:    Notes
    14. This part has an internal voltage regulator; $t_{P O W E R}$ is the time that the power needs to be supplied above $V_{D D}$ (minimum) initially before a read or write operation can be initiated.
    15. $\mathrm{t}_{\mathrm{CHz}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OELZ}}$, and $\mathrm{t}_{\mathrm{OEHz}}$ are specified with AC test conditions shown in part (b) of "AC Test Loads and Waveforms" on page 17 . Transition is measured $\pm 200 \mathrm{mV}$ from steady-state voltage.
    16. At any supplied voltage and temperature, $\mathrm{t}_{\mathrm{OEHZ}}$ is less than $\mathrm{t}_{\mathrm{OELZ}}$ and $\mathrm{t}_{\mathrm{CHZ}}$ is less than $\mathrm{t}_{\mathrm{CLZ}}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z before Low-Z under the same system conditions.
    17. This parameter is sampled and not $100 \%$ tested.

