

# 64MB/128MB/256MB/512MB Secure Digital Card

## **Description**

## ESSDC64 / ESSDC128 / ESSDC256

/ ESSDC512 are different memory capacities from 64MB to 512MB of the Secure Digital Card. They are non-volatile, which means no external power required to retain the information stored on these. Besides, They are also the solid-state device that without moving parts to skip or break down. ESMSDC64 / ESMSDC128 / ESMSDC256 / ESMSDC512 can offer an incredible combination of fast data transfer, great flexibility, excellent security and incredibly small size.

#### **Features**

- Operating Voltage: 2.7V ~ 3.6V
- Operating Temperature:  $-25^{\circ}$ C ~  $85^{\circ}$ C
- Data Transfer Rate: Average 2MB/s
- Durability: 10,000 insertion/removal cycles
- Mechanical Write Protection Switch
- SD Host allows MultiMediaCard upward compatibility
- Form Factor: 24mm x 32mm x 2.1mm

#### **Pin Definition**

| Pin No. | Name        | Type   | Description                 |
|---------|-------------|--------|-----------------------------|
| 1       | CD/DA       | I/O/PP | Card Detect/Data Line[Bit3] |
| 2       | CMD         | PP     | Command/Response            |
| 3       | $V_{SS1}$   | S      | Supply voltage ground       |
| 4       | $V_{ m DD}$ | S      | Supply voltage              |
| 5       | CLK         | I      | Clock                       |
| 6       | $V_{SS2}$   | S      | Supply voltage ground       |
| 7       | DAT0        | I/O/PP | Data Line [Bit0]            |
| 8       | DAT1        | I/O/PP | Data Line [Bit1]            |
| 9       | DAT2        | I/O/PP | Data Line [Bit2]            |

## **Architecture**





## 64MB/128MB/256MB/512MB Secure Digital Card

#### **Bus Operating Conditions**

#### 1. General

| Parameter                 | Symbol | Min. | Max.    | Unit | Remark |
|---------------------------|--------|------|---------|------|--------|
| Peak voltage on all lines |        | -0.3 | VDD+0.3 | V    |        |
| All Inputs                |        |      |         |      |        |
| Input Leakage Current     |        | -10  | 10      | μА   |        |
| All Outputs               |        |      |         |      |        |
| Output Leakage Current    |        | -10  | 10      | μΑ   |        |

2. Power Supply Voltage

| Parameter                                                           | Symbol   | Min  | Max | Unit | Remark                          |
|---------------------------------------------------------------------|----------|------|-----|------|---------------------------------|
| Supply voltage                                                      | $V_{DD}$ | 2.0  | 3.6 | V    | CMD0, 12, 55, ACMD41            |
|                                                                     |          |      |     |      | commands                        |
| Supply voltage specified in OCR register                            |          |      |     |      | Except CMD0, 15, 55,            |
|                                                                     |          |      |     |      | ACMD41 commands                 |
| Supply voltage differentials (V <sub>SS1</sub> , V <sub>SS2</sub> ) |          | -0.3 | 0.3 | V    |                                 |
| Power up time                                                       |          |      | 250 | ms   | From 0V to V <sub>DD</sub> Min. |

Note: The current consumption of any card during the power-up procedure must not exceed 10mA.

#### 3. Bus Signal Line Load

The total capacitance  $C_L$  of each line of the MultiMediaCard bus is the sum of the bus master capacitance  $C_{HOST}$ , the bus capacitance  $C_{BUS}$  itself and the capacitance  $C_{CARD}$  of each card connected to this line:

 $C_L = C_{HOST} + C_{BUS} + N^* C_{CARD}$ 

Where N is the number of connected cards. Requiring the sum of the host and bus capacitance's not to exceed 30pF for up to 10 cards, and 40pF up to 30 cards, the following values must not be exceeded:

| Parameter                             | Symbol            | Min | Max | Unit | Remark               |
|---------------------------------------|-------------------|-----|-----|------|----------------------|
| Bus signal line capacitance           | C <sub>L</sub>    |     | 100 | pF   | fpp≦20MHz, 7 cards   |
| Signal card capacitance               | C <sub>CARD</sub> |     | 10  | pF   |                      |
| Maximum signal line inductance        |                   |     | 16  | nΗ   | fpp≦20MHz            |
| Pull-up resistance inside card (pin1) | R <sub>DAT3</sub> | 10  | 90  | ΚΩ   | May be used for card |
|                                       |                   |     |     |      | detection            |

Note that the total capacitance of CMD and DAT lines will be consist of  $C_{HOST}$ ,  $C_{BUS}$  and one  $C_{CARD}$  only since they are connected separately to the SD Memory Card host.

| Parameter                   | Symbol                              | Min | Max | Unit | Remark                  |
|-----------------------------|-------------------------------------|-----|-----|------|-------------------------|
| Pull-up resistance          | R <sub>CMD</sub> , R <sub>DAT</sub> | 10  | 100 | ΚΩ   | To prevent bus floating |
| Bus signal line capacitance | $C_L$                               |     | 250 | pF   | fpp≦5MHz, 21 cards      |

# 64MB/128MB/256MB/512MB Secure Digital Card

#### 4. Bus Signal Levels

As the bus can be supplied with a variable supply voltage, all signal levels are related to the supply voltage.



To meet the requirements of the JEDEC specification JESD8-1A, the card input and output voltages shall be within the following specified ranges for any  $V_{DD}$  of the allowed voltage range:

| Parameter           | Symbol   | Min                    | Max                    | Unit | Remark                                       |
|---------------------|----------|------------------------|------------------------|------|----------------------------------------------|
| Output HIGH voltage | $V_{OH}$ | 0.75* V <sub>DD</sub>  |                        | V    | I <sub>OH</sub> =-100μA @V <sub>DD</sub> min |
| Output LOW voltage  | $V_{OL}$ |                        | 0.125* V <sub>DD</sub> | V    | I <sub>OL</sub> =-100μA @V <sub>DD</sub> min |
| Input HIGH voltage  | $V_{IH}$ | 0.625* V <sub>DD</sub> | V <sub>DD</sub> +0.3   | V    |                                              |
| Input LOW voltage   | $V_{IL}$ | V <sub>SS</sub> -0.3   | 0.25* V <sub>DD</sub>  | V    |                                              |



# 5. Bus Timing



| Parameter                                                                               | Symbol            | Min | Max | Unit | Remark               |  |
|-----------------------------------------------------------------------------------------|-------------------|-----|-----|------|----------------------|--|
| Clock CLK (All values are referred to min (V <sub>IH</sub> ) and max (V <sub>IL</sub> ) |                   |     |     |      |                      |  |
| Clock frequency Data Transfer Mode                                                      | f <sub>pp</sub>   | 0   | 20  | MHz  | CL<100pF,(7 cards)   |  |
| Clock frequency Identification Mode (The low freq.                                      | f <sub>OD</sub>   | 0   | 400 | KHz  | CL<250pF,(21 cards)  |  |
| is required for MultiMediaCard compatibility.)                                          |                   |     |     |      |                      |  |
| Clock low time                                                                          | t <sub>WL</sub>   | 10  |     | ns   | CL≤100pF, (7 cards)  |  |
|                                                                                         |                   | 50  |     | ns   | CL≤250pF, (21 cards) |  |
| Clock high time                                                                         | t <sub>WH</sub>   | 10  |     | ns   | CL≤100pF, (7 cards)  |  |
|                                                                                         |                   | 50  |     | ns   | CL≤250pF, (21 cards) |  |
| Clock rise time                                                                         | t <sub>TLH</sub>  |     | 10  | ns   | CL≤100pF, (7 cards)  |  |
|                                                                                         |                   |     | 50  | ns   | CL≤250pF, (21 cards) |  |
| Clock fall time                                                                         | t <sub>THL</sub>  |     | 10  | ns   | CL≤100pF, (7 cards)  |  |
|                                                                                         |                   |     | 50  | ns   | CL≤250pF, (21 cards) |  |
| Inputs CMD, DAT (referenced to CLK)                                                     |                   |     |     |      |                      |  |
| Input set-up time                                                                       | f <sub>ISU</sub>  | 5   |     | ns   | CL<25pF,(1 cards)    |  |
| Input hold time                                                                         | f <sub>IH</sub>   | 5   |     | ns   | CL<25pF,(1 cards)    |  |
| Outputs CMD, DAT (referenced to CLK)                                                    |                   |     |     |      |                      |  |
| Output Delay time                                                                       | f <sub>ODLY</sub> | 0   | 14  | ns   | CL<25pF,(1 cards)    |  |



## 6. Reliability and Durability

| Temperature             | Operation: -25°C / 85°C (Target spec)                                   |
|-------------------------|-------------------------------------------------------------------------|
|                         | Storage: -40°C (168h) / 85°C (500h)                                     |
|                         | Junction temperature: max. 95°C                                         |
| Moisture and corrosion  | Operation: 25°C / 95% rel. humidity                                     |
|                         | Storage: 40°C / 93% rel. hum./ 500h                                     |
|                         | Salt Water Spray: 3% NaCl/35C; 24h acc. MIL STD Method 1009             |
| Durability              | 10,000 mating cycles; test procedure: tbd.                              |
| Bending                 | t.b.d                                                                   |
| Torque                  | t.b.d                                                                   |
| Drop test               | 1.5m free fall                                                          |
| UV light exposure       | UV: 200nm, 15Ws/cm <sup>2</sup> according to ISO7816-1                  |
| Visual inspection       | No warp page; no mold skin; complete form; no cavities                  |
| Shape and form          | surface smoothness <= -0.1mm/cm <sup>2</sup> within contour; no cracks; |
|                         | no pollution (fat, oil dust, etc.)                                      |
| Minimum moving force of | 40gf (Ensures that the WP switch will not slide while it is             |
| WP witch                | inserted to the connector.)                                             |
| WP Switch cycles        | t.b.d                                                                   |

Above technical information is based on industry standard data and tested to be reliable. However, Transcend makes no warranty, either expressed or implied, as to its accuracy and assumes no liability in connection with the use of this product. Transcend reserves the tight to make changes in specifications at any time without prior notice.

6/6