

# CY7C1012DV33

# 12-Mbit (512K X 24) Static RAM

#### Features

- High speed
  - t<sub>AA</sub> = 8 ns
- Low active power
- I<sub>CC</sub> = 185 mA @ 8 ns
- Low CMOS standby power
  - I<sub>SB2</sub> = 25 mA
- Operating voltages of 3.3 ± 0.3V
- 2.0V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Available in Lead Pb-Free Standard 119-ball PBGA

#### **Functional Description**

The CY7C1012DV33 is a high-performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects (CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>). CE<sub>1</sub> controls the data on the I/O<sub>0</sub>–I/O<sub>7</sub>, while CE<sub>2</sub> controls the data on I/O<sub>8</sub>–I/O<sub>15</sub>, and CE<sub>3</sub> controls the data on the data on the data pins I/O<sub>16</sub>–I/O<sub>23</sub>. This device has an automatic

power-down feature that significantly reduces power consumption when deselected.

Writing the data bytes into the SRAM is accomplished when the chip select controlling that byte is LOW and the write enable input (WE) input is LOW. Data on the respective input/output (I/O) pins is then written into the location specified on the address pins ( $A_0$ – $A_{18}$ ). Asserting all of the chip selects LOW and write enable LOW will write all 24 bits of data into the SRAM. Output enable ( $\overline{OE}$ ) is ignored while in WRITE mode.

Data bytes can also be individually read from the device. Reading a byte is accomplished when <u>the</u> chip select controlling that <u>byte</u> is LOW and write enable (WE) HIGH while output enable (OE) remains LOW. Under these conditions, the contents of the memory location specified on the address pins will appear on the specified data input/output (I/O) pins. Asserting all the chip selects LOW will read all 24 bits of data from the SRAM.

The 24 I/O pins (I/O<sub>0</sub>–I/O<sub>23</sub>) are placed in a high-impedance state wh<u>en</u> all the chip selects are HIGH or when the output enable ( $\overline{OE}$ ) is HIGH during a READ mode. For further details, refer to the truth table of this data sheet.



#### Selection Guide

|                              | -8  | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 8   | ns   |
| Maximum Operating Current    | 185 | mA   |
| Maximum CMOS Standby Current | 25  | mA   |



Pin Configurations<sup>[1]</sup>

119 PBGA **Top View** 

|   | 1                 | 2               | 3               | 4               | 5                 | 6               | 7                 |
|---|-------------------|-----------------|-----------------|-----------------|-------------------|-----------------|-------------------|
| Α | NC                | A               | А               | А               | А                 | А               | NC                |
| В | NC                | A               | А               | CE <sub>1</sub> | А                 | А               | NC                |
| С | I/O <sub>12</sub> | NC              | CE <sub>2</sub> | NC              | $\overline{CE}_3$ | NC              | I/O <sub>0</sub>  |
| D | I/O <sub>13</sub> | V <sub>DD</sub> | $V_{SS}$        | $V_{SS}$        | $V_{SS}$          | V <sub>DD</sub> | I/O <sub>1</sub>  |
| E | I/O <sub>14</sub> | V <sub>SS</sub> | V <sub>DD</sub> | $V_{SS}$        | V <sub>DD</sub>   | V <sub>SS</sub> | I/O <sub>2</sub>  |
| F | I/O <sub>15</sub> | V <sub>DD</sub> | $V_{SS}$        | $V_{SS}$        | $V_{SS}$          | $V_{DD}$        | I/O <sub>3</sub>  |
| G | I/O <sub>16</sub> | V <sub>SS</sub> | V <sub>DD</sub> | $V_{SS}$        | V <sub>DD</sub>   | V <sub>SS</sub> | I/O <sub>4</sub>  |
| н | I/O <sub>17</sub> | V <sub>DD</sub> | $V_{SS}$        | $V_{SS}$        | $V_{SS}$          | V <sub>DD</sub> | I/O <sub>5</sub>  |
| J | NC                | V <sub>SS</sub> | $V_{DD}$        | $V_{SS}$        | $V_{DD}$          | $V_{SS}$        | NC                |
| К | I/O <sub>18</sub> | V <sub>DD</sub> | $V_{SS}$        | $V_{SS}$        | $V_{SS}$          | $V_{DD}$        | I/O <sub>6</sub>  |
| L | I/O <sub>19</sub> | V <sub>SS</sub> | V <sub>DD</sub> | $V_{SS}$        | V <sub>DD</sub>   | V <sub>SS</sub> | I/O <sub>7</sub>  |
| М | I/O <sub>20</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$          | V <sub>DD</sub> | I/O <sub>8</sub>  |
| Ν | I/O <sub>21</sub> | V <sub>SS</sub> | V <sub>DD</sub> | $V_{SS}$        | V <sub>DD</sub>   | $V_{SS}$        | I/O <sub>9</sub>  |
| Р | I/O <sub>22</sub> | V <sub>DD</sub> | $V_{SS}$        | $V_{SS}$        | $V_{SS}$          | V <sub>DD</sub> | I/O <sub>10</sub> |
| R | I/O <sub>23</sub> | Α               | NC              | NC              | NC                | А               | I/O <sub>11</sub> |
| Т | NC                | А               | А               | WE              | А                 | А               | NC                |
| U | NC                | А               | А               | OE              | A                 | A               | NC                |

Note: 1. NC pins are not connected on the die



# PRELIMINARY

# CY7C1012DV33

#### **Maximum Ratings**

| (Above which the useful life may be impaired. For user guide-lines, not tested.)                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                                                            |
| Ambient Temperature with<br>Power Applied55°C to +125°C                                                                                      |
| Supply Voltage on $V_{CC}$ Relative to $GND^{[2]}$ –0.5V to +4.6V                                                                            |
| DC Voltage Applied to Outputs in High-Z State <sup>[2]</sup> 0.5V to $V_{CC}$ + 0.5V DC Input Voltage <sup>[2]</sup> 0.5V to $V_{CC}$ + 0.5V |

| Current into Outputs (LOW)     | 20 mA   |
|--------------------------------|---------|
| Static Discharge Voltage       | >2001V  |
| (per MIL-STD-883, Method 3015) |         |
| Latch-up Current               | >200 mA |

#### **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | $3.3V\pm0.3V$   |

#### DC Electrical Characteristics Over the Operating Range

|                                |                                                 |                                                                                                                                                                                                                        | -8   |                       |      |
|--------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| Parameter                      | Description                                     | Test Conditions <sup>[7]</sup>                                                                                                                                                                                         | Min. | Max.                  | Unit |
| V <sub>OH</sub>                | Output HIGH Voltage                             | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                                                                                                                                    | 2.4  |                       | V    |
| V <sub>OL</sub>                | Output LOW Voltage                              | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                                                                                                       |      | 0.4                   | V    |
| V <sub>IH</sub>                | Input HIGH Voltage                              |                                                                                                                                                                                                                        | 2.0  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> <sup>[2]</sup> | Input LOW Voltage                               |                                                                                                                                                                                                                        | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>                | Input Leakage Current                           | $GND \leq V_{I} \leq V_{CC}$                                                                                                                                                                                           | -1   | +1                    | μΑ   |
| I <sub>OZ</sub>                | Output Leakage Current                          | $GND \leq V_{OUT} \leq V_{CC}$ , Output Disabled                                                                                                                                                                       | -1   | +1                    | μΑ   |
| I <sub>CC</sub>                | V <sub>CC</sub> Operating Supply Current        | V <sub>CC</sub> = Max., f = f <sub>MAX</sub> = 1/t <sub>RC</sub><br>I <sub>OUT</sub> = 0 mA CMOS levels                                                                                                                |      | 185                   | mA   |
| I <sub>SB1</sub>               | Automatic CE Power-down<br>Current —TTL Inputs  | $\begin{array}{l} \text{Max. } V_{\text{CC}}, \overline{\text{CE}} \geq V_{\text{IH}} \\ \text{V}_{\text{IN}} \geq V_{\text{IH}} \text{ or } \text{V}_{\text{IN}} \leq V_{\text{IL}},  f = f_{\text{MAX}} \end{array}$ |      | 30                    | mA   |
| I <sub>SB2</sub>               | Automatic CE Power-down<br>Current —CMOS Inputs | $ \begin{array}{l} \text{Max. } V_{\text{CC}}, \overline{\text{CE}} \geq V_{\text{CC}} - 0.3V, \\ V_{\text{IN}} \geq V_{\text{CC}} - 0.3V, \text{ or } V_{\text{IN}} \leq 0.3V, \text{ f} = 0 \end{array} $            |      | 25                    | mA   |

#### Capacitance<sup>[3]</sup>

| Parameter        | Description       | Test Conditions                                  | Max. | Unit |
|------------------|-------------------|--------------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance | $T_A = 25^{\circ}C$ , f = 1 MHz, $V_{CC} = 3.3V$ | 8    | pF   |
| C <sub>OUT</sub> | I/O Capacitance   |                                                  | 10   | pF   |

#### Thermal Resistance<sup>[3]</sup>

| Parameter       | Description                              | Test Conditions                               | All - Packages | Unit |
|-----------------|------------------------------------------|-----------------------------------------------|----------------|------|
| $\Theta_{JA}$   | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a $3 \times 4.5$ inch, | TBD            | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance (Junction to Case)    | four-layer printed circuit board              | TBD            | °C/W |

#### AC Test Loads and Waveforms<sup>[4]</sup>



#### Notes:

Notes:
 V<sub>IL</sub> (min.) = -2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns.
 Tested initially and after any design or process changes that may affect these parameters.
 Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage.



#### AC Switching Characteristics Over the Operating Range<sup>[5]</sup>

|                                 |                                                  |      | -8   |      |  |
|---------------------------------|--------------------------------------------------|------|------|------|--|
| Parameter                       | Description                                      | Min. | Max. | Unit |  |
| Read Cycle                      |                                                  | ·    |      |      |  |
| t <sub>power</sub> [6]          | V <sub>CC</sub> (typical) to the first access    | 100  |      | μs   |  |
| t <sub>RC</sub>                 | Read Cycle Time                                  | 8    |      | ns   |  |
| t <sub>AA</sub>                 | Address to Data Valid                            |      | 8    | ns   |  |
| t <sub>OHA</sub>                | Data Hold from Address Change                    | 3    |      | ns   |  |
| t <sub>ACE</sub>                | CE active LOW to Data Valid <sup>[7]</sup>       |      | 8    | ns   |  |
| t <sub>DOE</sub>                | OE LOW to Data Valid                             |      | 5    | ns   |  |
| t <sub>LZOE</sub>               | OE LOW to Low-Z <sup>[8]</sup>                   | 1    |      | ns   |  |
| t <sub>HZOE</sub>               | OE HIGH to High-Z <sup>[8]</sup>                 |      | 5    | ns   |  |
| t <sub>LZCE</sub>               | CE active LOW to Low-Z <sup>[7, 8]</sup>         | 3    |      | ns   |  |
| t <sub>HZCE</sub>               | CE deselect HIGH to High-Z <sup>[7, 8]</sup>     |      | 5    | ns   |  |
| t <sub>PU</sub>                 | CE active LOW to Power-up <sup>[7, 9]</sup>      | 0    |      | ns   |  |
| t <sub>PD</sub>                 | CE deselect HIGH to Power-down <sup>[7, 9]</sup> |      | 8    | ns   |  |
| t <sub>DBE</sub>                | Byte Enable to Data Valid                        |      | 5    | ns   |  |
| t <sub>LZBE</sub>               | Byte Enable to Low-Z <sup>[8]</sup>              | 1    |      | ns   |  |
| t <sub>HZBE</sub>               | Byte Disable to High-Z <sup>[8]</sup>            |      | 5    | ns   |  |
| Write Cycle <sup>[10, 11]</sup> |                                                  | ·    |      |      |  |
| t <sub>WC</sub>                 | Write Cycle Time                                 | 8    |      | ns   |  |
| t <sub>SCE</sub>                | CE active LOW to Write End <sup>[7]</sup>        | 6    |      | ns   |  |
| t <sub>AW</sub>                 | Address Set-up to Write End                      | 6    |      | ns   |  |
| t <sub>HA</sub>                 | Address Hold from Write End                      | 0    |      | ns   |  |
| t <sub>SA</sub>                 | Address Set-up to Write Start                    | 0    |      | ns   |  |
| t <sub>PWE</sub>                | WE Pulse Width                                   | 6    |      | ns   |  |
| t <sub>SD</sub>                 | Data Set-up to Write End                         | 5    |      | ns   |  |
| t <sub>HD</sub>                 | Data Hold from Write End                         | 0    |      | ns   |  |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[8]</sup>                  | 3    |      | ns   |  |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[8]</sup>                  |      | 5    | ns   |  |
| t <sub>BW</sub>                 | Byte Enable to End of Write                      | 6    |      | ns   |  |

Notes:

Notes:
5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. Test conditions for the read cycle use output loading as shown in part a) of the AC test loads, unless specified otherwise.
6. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access is performed.
7. CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub> or CE<sub>2</sub> or CE<sub>3</sub> LOW. When deselect HIGH, CE indicates the CE<sub>1</sub> and CE<sub>2</sub> and CE<sub>3</sub> HIGH
8. t<sub>HZCE</sub>, t<sub>HZWE</sub>, t<sub>HZEE</sub>, and t<sub>LZOE</sub>, t<sub>LZCE</sub>, t<sub>LZKE</sub>, t<sub>LZKE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±200 mV from steady-state voltage.
9. These parameters are guaranteed by design and are not tested.
10. The internal write time of the memory is defined by the overlap of CE<sub>1</sub> or CE<sub>2</sub> or CE<sub>3</sub> LOW and WE LOW. The chip enables must be active and WE must be

The internal write time of the memory is defined by the overlap of  $\overline{CE}_1$  or  $\overline{CE}_2$  or  $\overline{CE}_3$  LOW and  $\overline{WE}$  LOW. The chip enables must be active and  $\overline{WE}$  must be LOW to initiate a write, and the transition of any of these signals can the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 10.

11. The minimum write cycle time for Write Cycle No. 3 (WE controlled,  $\overline{OE}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          | Conditions                                                                                                                                                   | Min.            | Тур. | Max. | Unit |
|---------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|
| V <sub>DR</sub>                 | $V_{CC}$ for Data Retention          |                                                                                                                                                              | 2               |      |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $\begin{array}{l} V_{CC} = 2V \ , \ \overline{CE}_1 \geq V_{CC} - 0.2V, \\ CE_2 \leq 0.2V, \ V_{IN} \geq V_{CC} - 0.2V \ or \\ V_{IN} \leq 0.2V \end{array}$ |                 |      | 25   | mA   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time |                                                                                                                                                              | 0               |      |      | ns   |
| t <sub>R</sub> <sup>[12]</sup>  | Operation Recovery Time              |                                                                                                                                                              | t <sub>RC</sub> |      |      | ns   |

#### **Data Retention Waveform**



#### Switching Waveforms

#### Read Cycle No. 1<sup>[13, 14]</sup>



### Read Cycle No. 2 (OE Controlled)<sup>[7, 14, 15]</sup>



Notes: 12. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50 \ \mu s$  or stable at  $V_{CC(min.)} \ge 50 \ \mu s$ 13. <u>Device</u> is continuously selected.  $\overrightarrow{OE}$ ,  $\overrightarrow{CE} = V_{IL}$ .

15. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



#### Switching Waveforms (continued)





# Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[16, 17]</sup>



Write Cycle No. 3 (WE Controlled, OE LOW)<sup>[7, 17]</sup>



Notes:

16. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 17. If  $\overline{OE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state. 18. During this period the I/Os are in the output state and input signals should not be applied.



## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | CE3 | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | I/O <sub>16</sub> -I/O <sub>23</sub> | Mode                          | Power                      |
|-----------------|-----------------|-----|----|----|------------------------------------|-------------------------------------|--------------------------------------|-------------------------------|----------------------------|
| Н               | Н               | Н   | Х  | Х  | High-Z                             | High-Z                              | High-Z                               | Power-down                    | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н   | L  | Н  | Data Out                           | High-Z                              | High-Z                               | Read                          | Active (I <sub>CC</sub> )  |
| Н               | L               | Н   | L  | Н  | High-Z                             | Data Out                            | High-Z                               | Read                          | Active (I <sub>CC</sub> )  |
| Н               | Н               | L   | L  | Н  | High-Z                             | High-Z                              | Data Out                             | Read                          | Active (I <sub>CC</sub> )  |
| L               | L               | L   | L  | Н  | Full Data Out                      | Full Data Out                       | Full Data Out                        | Read                          | Active (I <sub>CC</sub> )  |
| L               | Н               | Н   | Х  | L  | Data In                            | High-Z                              | High-Z                               | Write                         | Active (I <sub>CC</sub> )  |
| Н               | L               | Н   | Х  | L  | High-Z                             | Data In                             | High-Z                               | Write                         | Active (I <sub>CC</sub> )  |
| Н               | Н               | L   | Х  | L  | High-Z                             | High-Z                              | Data In                              | Write                         | Active (I <sub>CC</sub> )  |
| L               | L               | L   | Х  | L  | Full Data In                       | Full Data In                        | Full Data In                         | Write                         | Active (I <sub>CC</sub> )  |
| L               | L               | L   | Н  | Н  | High-Z                             | High-Z                              | High-Z                               | Selected,<br>Outputs Disabled | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code      | Package<br>Name | Package Type                                                  | Operating<br>Range |
|---------------|--------------------|-----------------|---------------------------------------------------------------|--------------------|
| 8             | CY7C1012DV33-8BGXC | 51-85115        | 119-ball Plastic Ball Grid Array (14 x 22 x 2.4 mm) (Pb-free) | Commercial         |



PRELIMINARY

# CY7C1012DV33

### Package Diagram

119-ball PBGA (14 x 22 x 2.4 mm) (51-85115)



All product and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction of failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| Document Title: CY7C1012DV33 12-Mbit (512K X 24) Static RAM<br>Document Number: 38-05610 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------|---------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                     | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| **                                                                                       | 250650  | See ECN    | SYT                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *A                                                                                       | 469517  | See ECN    | NXR                | Converted from Advance Information to Preliminary<br>Corrected typo in the Document Title<br>Removed –10 and –12 speed bins from product offering<br>Changed J7 ball of BGA from DNU to NC<br>Removed Industrial Operating range from product offering<br>Included the Maximum ratings for Static Discharge Voltage and Latch Up<br>Current on page #3<br>Changed I <sub>CC(Max)</sub> from 220 mA to 150 mA<br>Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA<br>Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA<br>Specified the Overshoot spec in footnote # 1<br>Updated the Truth Table<br>Updated the ordering Information table |
| *B                                                                                       | 499604  | See ECN    | NXR                | Added note# 1 for NC pins<br>Changed I <sub>CC</sub> spec from 150 mA to 185 mA<br>Updated Test Condition for I <sub>CC</sub> in DC Electrical Characteristics table<br>Added note for t <sub>ACE</sub> , t <sub>LZCE</sub> , t <sub>HZCE</sub> , t <sub>PU</sub> , t <sub>PD</sub> , t <sub>SCE</sub> in AC Switching Characteristics<br>Table on page# 4                                                                                                                                                                                                                                                                                  |