## DALSA

LINE SCAN SENSORS

# DALSA IL-P3 Image Sensors

Fast and sensitive, DALSA's IL-P3 has been designed and fabricated using the industry's most sophisticated technology. The IL-P3 delivers consistently high image quality, and its single output design reduces the cost and complexity of support electronics.

## **Features**

- Single output, 40MHz data rate
- Surface gated photodiodes for low lag
- Line rate to 73kHz (512 model)
- Low voltage clocks (<5V)</p>
- 14μm (H) x 14μm (V) pixels, 100% fill factor
- 512, 1024, or 2048 pixels
- Antiblooming and exposure control
- Highly sensitive, with responsivity reaching 43V/(µJ/cm<sup>2</sup>)



## Description

| Physical Characteristics  | IL-P3               |
|---------------------------|---------------------|
| Pixel dimensions          | 14μm x 14μm         |
| Active area 14µm x        | 7.2 / 14.4 / 28.7mm |
| Active pixels per line    | 512 / 1024 / 2048   |
| Isolation pixels per line | 20                  |
| Shielded pixels per line  | 6                   |

| Pin    | Symbol | Name                          |           |
|--------|--------|-------------------------------|-----------|
| 1      | VSS    | Amplifier Return              |           |
| 2      | OS     | Output Signal                 |           |
| 3      | VDD    | Amplifier Supply              |           |
| 4, 11  | TCK    | Transfer Gate                 |           |
| 5      | PR     | Pixel Reset Gate              |           |
| , 20   | VLS    | Light Shield                  | VSS       |
| 10, 14 | NC     | No Connection                 |           |
|        | VPR    | Pixel Reset Drain, Guard Ring | VDD       |
|        | VSTOR  | Pixel Storage Gate            | TCK<br>PR |
|        | VLOW   | Low Bias Voltage              | VLS       |
|        | VHIGH  | High Bias Voltage             | NC        |
| 5,16   | CR2    | Readout Register, Phase 2     | VPR       |
| 7, 18  | CRI    | Readout Register, Phase I     | VSTOR     |
| 9      | VBB    | Substrate                     | NC        |
| I      | CRLAST | Last Register                 | TCK       |
| 2      | VSET   | Output Node Set Gate          | VLOW      |
| 23     | RST    | Output Reset Gate             |           |
| 24     | VOD    | Output Reset Drain            |           |

## **Table 1. IL-P3 Pin Functional Description**

Т

## Figure 1. IL-P3 Block Diagram



#### Table 2. # of Clock Drivers Required

| Clock Dr    | ivers  | Min. # Required <sup>1</sup> |       |  |
|-------------|--------|------------------------------|-------|--|
| Туре        | Sp eed | PR <sup>2</sup> off          | PR on |  |
| Low Voltage | High   | 2                            | 2     |  |
| Low Voltage | Low    | I                            | 2     |  |
| Glitch      | High   | I                            | I     |  |

- Redundant clock drivers may be required to drive the CCD input capacitance. Refer to Figure 7 for details.
- 2. PR = Pixel Reset (exposure control).

DALSA's IL-P3 series of linear CCD image sensors use proprietary technology to provide a single output at 40MHz. The series employs buried channel CCD shift registers to maximize output speed and reduce noise. The sensor has a dynamic range of >1800:1 and provides output which is linear for the operating range of light input. The IL-P3's exposure control allows integration times shorter than the readout time. Proprietary DALSA image sensor architecture provides low image lag pixels and high blue response.

The IL-P3 sensor's superior performance makes it ideally suited for applications requiring maximum speed and high resolution, such as:

- High performance document scanning
- Inspection
- Optical character recognition

## **Functional Description**

The IL-P3 sensor is composed of three main functional groups: surface gated photodiodes in which the signal charge packets are generated, a single CCD readout shift registers, and an output amplifier where the charge packets are converted to voltage pulses.

### Table 3. # of DC Biases Required

| DC Biases         | # Required <sup>1</sup> |       |  |  |
|-------------------|-------------------------|-------|--|--|
| <b>Regulated?</b> | PR <sup>2</sup> off     | PR on |  |  |
| Yes               | 7                       | 7     |  |  |
| No                | 1                       | 1     |  |  |

I. Refer to Figure 7 for details.

2. PR = Pixel Reset (exposure control).

#### Detection

The IL-P3 series includes sensors with 512, 1024, or 2048 pixels with active imaging area lengths of 7, 14, and 28mm, respectively. Photoelements are 14 $\mu$ m square for a photosensitive area of 196 $\mu$ m<sup>2</sup> and a 1:1 aspect ratio. Light incident on these photoelements is converted into charge packets whose size (i.e., number of electrons) is linearly dependent on the light intensity and the integration time. The charge is collected into a separate storage well (VSTOR) adjacent to each photoelement. This helps to minimize image lag, nonuniformities associated with the use of pixel reset, and crosstalk between the photodiode and the CCD shift register.

With exposure control disabled, integration time is the period between successive pulses of the transfer (TCK) clock. Integration time can be further reduced with electronic exposure control using the pixel reset (PR) clock. The pixel reset clock resets not the photoelements themselves but the storage well adjacent to each photoelement. When PR is clocked, the integration time becomes the duration between the falling edge of the PR clock and the rising edge of the TCK clock.

IL-P3 Line Scan Sensors

When PR is clocked, the PR pulse must be damped to produce a smooth PR pulse. If PR switches too rapidly, the uniformity of the OS signal will be affected by the PR clock feedthrough. A current-drive PR clock circuit generally introduces less feedthrough than a voltage-drive circuit.

Antiblooming is always present when biases fall within the specified operating conditions. By adjusting VSTOR however, the user has the added flexibility of selecting the antiblooming level (the signal level beyond which the additional signal charge is drained away). A higher VSTOR bias results in a higher antiblooming level.

### Transfer

The TCK clock controls the transfer of electrons from the storage well into the 2-phase buried-channel CCD readout register. Transfer is from the storage wells into the CRI phases of the readout register. The readout register is then used to serially shift the charge packets to the high-speed low-noise output amplifier.

The final phase of the readout register is connected separately to CRLAST. This provides the flexibility of timing the transfer of signal charges to the output node. CRLAST is normally clocked in phase with CRI, but may be delayed (see Figure 4) to shift the sampled portion of the output video away from clock feedthroughs.

All CR clocks operate with 50% duty cycle.

Additional details on driving the sensor are provided on Figure 7.

## Output

The signal charge packets from the readout shift register are transferred serially from the last readout gate (CRLAST), over the set gate (VSET), to a floating sense node diffusion. The set gate isolates the sense node diffusion from the last readout gate and the rest of the readout shift register. As signal charges accumulate on the floating node diffusion, the potential of this diffusion decreases. The floating node diffusion is connected to the input of a 2.5-stage low-noise amplifier, producing an output signal voltage on the amplifier output (OS). The floating diffusion is cleared of signal charge by the reset gate (RST) in preparation for the next signal charge packet. The voltage level of the floating diffusion after each reset is determined by the output reset drain voltage (VOD). AC coupling the output is recommended to eliminate the DC offset.

The output signal (OS) requires an off-chip load drawing approximately 10mA of load current. If the load capacitance ( $C_{LOAD}$ ) is greater than 10pF, larger load current (up to the 18mA operating limit) may be required. As the load current increases, the amplifier bandwidth increases. The amplifier can also drive larger capacitive loads when the load current is larger. We recommend however that just enough bandwidth be used since larger bandwidth also results in increased noise.

If an off-chip current load is not available, the amplifier output (OS) can be connected to a  $1 \, k\Omega$  load resistor. The use of a passive (resistive) load reduces the amplifier gain, resulting in lower responsivity and saturation output signal. We do not recommend passive loads at data rates greater than 25 MHz because variations in DC offset will result in variations in bandwidth.

## Table 4. IL-P3 Absolute Maximum Ratings

| Parameter                                                                                | Unit          | Min.  | Max.  |
|------------------------------------------------------------------------------------------|---------------|-------|-------|
| Storage Temp                                                                             | °C            | -20   | 80    |
| Operating Temp                                                                           | °C            | -20   | 60    |
| Voltage on CR1, CR2, VSTOR, TCK, PR, VLS with respect to VBB                             | V             | -10   | 18    |
| Voltage on OS, VDD, VOD, VSS, VPR, VHIGH,<br>CRLAST, RST, VSET, VLOW with respect to VBB | V             | 0     | 18    |
| Voltage on OSn with respect to VSS                                                       | V             | VDD-8 | VDD+I |
| Amplifier Load Current (I <sub>LOAD</sub> )                                              | mA per output |       | 20    |

WARNING: Exceeding these values will void product warranty and may damage the device.



CAUTION! These devices are sensitive to damage from electrostatic discharge (ESD). The leads should be shorted together during storage or handling to prevent damage to the device.



WARNING: To prevent damage to the sensor, a Schottky diode must connect VBB and VSS. See Figure 7.

|                                                          | iipoi/ ooipoi c | ilui utici is                              |                        |      |
|----------------------------------------------------------|-----------------|--------------------------------------------|------------------------|------|
| Input Characteristics: Capacitance to VBB <sup>1</sup>   | Unit            |                                            | Typical                |      |
|                                                          |                 | 512                                        | 1024                   | 2048 |
| from CRI, CR2 <sup>2</sup>                               | рF              | 70                                         | 125                    | 250  |
| from CRLAST                                              | рF              | 9                                          | 9                      | 9    |
| from RST                                                 | рF              | 7                                          | 7                      | 7    |
| from PR                                                  | рF              | 31                                         | 53                     | 99   |
| from TCK                                                 | РF              | 20                                         | 36                     | 70   |
| Output Characteristics:                                  |                 |                                            |                        |      |
| Output Impedance (R <sub>OUT</sub> ) <sup>3</sup>        | Ω               | 130 $\Omega$ with I <sub>LOAD</sub> = 10mA |                        |      |
| Amplifier Supply Current (I <sub>DD</sub> ) <sup>4</sup> | mA              | $I4mA$ with $I_{LOAD} = I0mA$              |                        |      |
| DC Output Offset (VOS) <sup>5</sup>                      | V               | 8.3                                        | V with $I_{LOAD} = 10$ | mA   |
|                                                          |                 |                                            |                        |      |

## Table 5. IL-P3 Input/Output Characteristics

#### Notes:

I. Using IV pk-pk IMHz signal with +5V DC offset.

2. The two CR1 pins (pins 17 and 18) are internally connected, as are the two CR2 pins (pins 15 and 16).

3. In general,  $R_{OUT}(\Omega) \simeq 324 * (I_{LOAD})^{-0.389}$ ,  $I_{LOAD}$  in mA.

4. In general,  $I_{DD}$  (mA) = 4 +  $I_{LOAD}$ ,  $I_{LOAD}$  in mA.

5. In general,  $V_{OFFSET}$  (V) = 0.0018 \*  $(I_{LOAD})^2$  - 0.17 \*  $(I_{LOAD})$  + 9.8,  $I_{LOAD}$  in mA.

| Symbol             | Description                     | Unit | Min. | Rec. 1 | Max. |
|--------------------|---------------------------------|------|------|--------|------|
| ILOAD              | Load current to the output (OS) | mA   | 7.5  | 10.0   | 18.0 |
| VDD                | Amplifier supply                | V    | 13.5 | 14.0   | 15.0 |
| VOD                | Output reset drain              | V    | 12.0 | 12.5   | 13.0 |
| VSET               | Output node set gate            | V    | 0.7  | 1.2    | 1.4  |
| VSTOR <sup>2</sup> | Pixel storage gate              | V    | 1.1  | 1.5    | 1.7  |
| VPR                | Pixel reset drain, guard ring   | V    | 13   | 14     | 15   |
| VHIGH              | High bias voltage               | V    | 13   | 14     | 15   |
| VLOW               | Low bias voltage                | V    | -0.5 | 0      | 15   |
| VBB <sup>3</sup>   | Substrate                       | V    | -2.5 | -2     | -1.5 |
| VLS                | Light shield                    | V    |      | VBB    |      |
| VSS <sup>3</sup>   | Amplifier return                | V    |      | 0      |      |

## **Table 6. IL-P3 DC Operating Conditions**

#### Notes:

 When deviating from the recommended biases, ensure that the new biases still meet the essential conditions on Table 8.

2. VSTOR may be adjusted to affect the antiblooming level.  $V_{SAT}$  decreases by ~ 870mV for every 1.0V reduction in VSTOR.

3. VBB should never be forward biased with respect to VSS. To protect against damage, a Schottky diode between VBB and VSS is recommended (see Figure 7).

| IL-P3<br>Line Scan Sensors For product information and updates visit www.dalsa.com |                   |        |      |      | DALSA             |      |
|------------------------------------------------------------------------------------|-------------------|--------|------|------|-------------------|------|
| Table 7. IL-P3 AC Operating Conditions                                             |                   |        |      |      |                   |      |
| Symbol                                                                             | Description       |        | Unit | Min. | Rec. <sup>1</sup> | Max. |
| CRx                                                                                | All CR Clocks     | low*   | V    |      | 0                 |      |
|                                                                                    |                   | swing* | V    | 4.8  | 5.0               | 6.5  |
| RST <sup>2</sup>                                                                   | Reset Clock       | low    | V    |      | 0                 |      |
|                                                                                    |                   | swing  | V    | 7.0  | 7.0               | 9.0  |
| ТСК                                                                                | Transfer Clock    | low    | V    | -5.0 | -3.5              | -3.5 |
|                                                                                    |                   | high   | V    | 4.5  | 5.0               | 6.0  |
| PR                                                                                 | Pixel Reset Clock | low    | V    |      | 0                 |      |

۷

MHz

kHz

3.5

5

#### Notes:

 $f_{\mathsf{DATA}}$   $f_{\mathsf{LINE}}$ 

Data rate

Line rate

1. When deviating from the recommended biases, ensure that the new biases still meet the essential conditions on Table 8.

2. If it is important that RST have a 5-V swing, an alternate set of biases is available. Contact DALSA for additional information. The alternative biases result in a reduction of either the antiblooming performance or VSAT.

3. The minimum data rate can be lower than 5MHz if 100x antiblooming is not required.

swing

0512

1024

2048

4. Unless the pixel is reset using the PR clock, the integration time increases as line rate decreases. Dark signal is proportional to the integration time. The minimum line rate is determined by the maximum dark signal or the maximum dark signal shot noise that the application can tolerate.



4.0

6.0

45

82.3

42.5

21.6

## **Table 8. IL-P3 Essential Bias Conditions**

| Conditions                     | If condition not satisfied, the sensor will exhibit         |
|--------------------------------|-------------------------------------------------------------|
| CRI high + I > TCK > VSTOR + 3 | Larger lag                                                  |
| PR high > VSTOR + 1.5          | High PRNU when exposure control is enabled                  |
| RST high + 5.5 > VOD           | Poor MTF                                                    |
| VOD ≤ VDD - 1.5                | Higher non-linearity                                        |
| $VLOW \ge VBB + 2$             | Spurious charge injection under certain power-up conditions |

| Specification                                       | Unit               | Min.    | Typ.     | Max.   |
|-----------------------------------------------------|--------------------|---------|----------|--------|
| Saturation Output Voltage (VSAT) <sup>1</sup>       | mV                 | 680     | 800      | 930    |
| rms Noise                                           | mV                 |         | 0.44     | 0.48   |
| Wavelength of Peak Responsivity                     | nm                 |         | 700      |        |
| Peak Responsivity                                   | $V/(\mu J/cm^2)$   | 41.3    | 43.7     | 46.5   |
| Dynamic Range                                       |                    | 1420:1  | 1820:1   | 2110:1 |
| Charge Conversion Efficiency (CCE)                  | μV/e <sup>-</sup>  | 8.8     | 9.3      | 9.9    |
| Noise Equivalent Exposure (NEE)                     | pJ/cm <sup>2</sup> | 9       | 10       | 12     |
| Saturation Equivalent Exposure (SEE)                | nJ/cm <sup>2</sup> | 15      | 18       |        |
| Full Well Capacity <sup>1</sup>                     | ke <sup>-</sup>    | 73      | 86       |        |
| Fixed Pattern Noise (FPN) <sup>2,3</sup>            | mV                 |         | < 0.5    | 1.0    |
| Photoresponse Non-Uniformity (PRNU) <sup>4</sup>    | % OS               |         |          |        |
| 8 pixel local neighborhoo                           | d                  |         | 3.0      | 6.5    |
| Global                                              |                    |         | 5.0      | 8.5    |
| Charge Transfer Efficiency (CTE) (readout register) |                    | 0.99997 | 0.999999 |        |
| First Field Lag <sup>5</sup>                        | mV                 | 3.1     | 4.3      | 5.4    |
| Dark Signal, Integration time = 52µs                | mV                 |         | 0.19     | 0.22   |

### **Table 9. IL-P3 Performance Specifications**

#### Notes:

- 1. VSTOR can be adjusted to increase VSAT and full well. As these quantities increase, the antiblooming capability is compromised.
- 2. Maximum peak-to-peak variation of all outputs.
- 3. Due to its general purpose design, DALSA's camera and sensor evaluation hardware provides an output that cannot be used to directly measure low FPN.
- 4. The peak-to-peak variation is measured at ~50% SEE.
- 5. Lag is measured at 500 mV. Lag is lower if signal is lower.

#### **Test Conditions:**

- Operating temperature = 35°C.
- $f_{RST}$  = data rate per output = 40MHz.
- $\blacksquare I_{LOAD} = 10 mA.$
- C<sub>LOAD</sub> = I0<sub>P</sub>F.
- Tungsten halogen light source, black body color temperature 3200K, filtered with 750nm IR cutoff filter.
- See Sensor Measurement Definitions (doc# 03-36-00149) for specification definitions.

#### Life Support Applications

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. DALSA customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify DALSA for any damages resulting from such improper use or sale.

Responsivity [V/(µJ/cm<sup>2</sup>)]



## Figure 2. Performance Measurements

| Symbol          | Description                             | Unit   | Min.                 | Rec.                                 | Max.                                 |
|-----------------|-----------------------------------------|--------|----------------------|--------------------------------------|--------------------------------------|
| t <sub>CR</sub> | Period of CRx clocks                    |        |                      |                                      |                                      |
| t               | Integration time (PR disabled)          |        |                      |                                      |                                      |
| t <sub>2</sub>  | Integration time (PR enabled)           |        |                      |                                      |                                      |
| t <sub>3</sub>  | TCK to first valid pixel                | pixels | 24                   |                                      | 24                                   |
| t <sub>4</sub>  | Overclock pixels                        | pixels | 0                    | 2                                    |                                      |
| t <sub>5</sub>  | CRLAST rising edge to CR2 falling edge  | ns     | -0.25t <sub>CR</sub> | 0                                    | 0.25t <sub>CR</sub>                  |
| t <sub>6</sub>  | TCK high overlap with CR1 high          | ns     | 200                  | 200                                  |                                      |
| t <sub>7</sub>  | TCK falling edge to CRI falling edge    | ns     | 2                    |                                      |                                      |
| t <sub>8</sub>  | CRLAST rising to RST rising edge        | ns     | -0.25t <sub>CR</sub> | 0.5t <sub>CR</sub> - t <sub>11</sub> | 0.5t <sub>CR</sub> - t <sub>II</sub> |
| t9              | RST falling edge to CRLAST falling edge | ns     | 0                    | 0                                    | 0.5t <sub>CR</sub> -t <sub>II</sub>  |
| t <sub>IO</sub> | RST pulse width (FWHM) <sup>1</sup>     | ns     | 3.5                  | 5                                    | 0.25t <sub>CR</sub>                  |
| t <sub>II</sub> | CR rise and fall time                   | ns     | I                    | 2                                    | 0.25t <sub>CR</sub>                  |
|                 |                                         |        |                      |                                      |                                      |

Notes:

I. Full Width Half Maximum



Figure 4. IL-P3 Detailed Readout Register Timing







03-36-00166-06 www.dalsa.com

DALSA

DALSA INC.: Phone: 519-886-6000 Fax: 519-886-8023 DALSA EUROPE: Phone: +49-8142-46770 Fax: +49-8142-467746 **9** ISO 9001







## Figure 7. IL-P3 Sensor Operation Connections

03-36-00166-06 www.dalsa.com



## Notes to Figure 7.

- 1. Clock drivers are designed to drive only up to a maximum capacitance ( $C_{MAX}$ ) at a given clock frequency. If the total capacitances of CRLAST and CR1 (see Table 5) exceed  $C_{MAX}$ , more than one CR1 driver is required.
- 2. Clock drivers are designed to drive only up to a maximum capacitance ( $C_{MAX}$ ) at a given clock frequency. If the total capacitances of CR2 (see Table 5) exceed  $C_{MAX}$ , more than one CR2 driver is required.
- 3. Each pin should be connected to a clock driver, though not necessarily to the same clock driver. If more than one clock driver is used, it is acceptable to drive each pin from separate drivers.
- 4. Need to source  $I_{DD} = 4 + I_{LOAD} mA$ .
- 5. May have an optional antiblooming level adjustment.

**ISO 9001** DALSA maintains a registered quality system meeting the ISO 9001 standard.



## Figure 8. IL-P3 Package Dimensions

03-36-00166-06 www.dalsa.com



03-36-00166-06

www.dalsa.com